xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-socfpga/freeze_controller.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  Copyright (C) 2013 Altera Corporation <www.altera.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/clock_manager.h>
11*4882a593Smuzhiyun #include <asm/arch/freeze_controller.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun static const struct socfpga_freeze_controller *freeze_controller_base =
17*4882a593Smuzhiyun 		(void *)(SOCFPGA_SYSMGR_ADDRESS + SYSMGR_FRZCTRL_ADDRESS);
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * Default state from cold reset is FREEZE_ALL; the global
21*4882a593Smuzhiyun  * flag is set to TRUE to indicate the IO banks are frozen
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun static uint32_t frzctrl_channel_freeze[FREEZE_CHANNEL_NUM]
24*4882a593Smuzhiyun 	= { FREEZE_CTRL_FROZEN, FREEZE_CTRL_FROZEN,
25*4882a593Smuzhiyun 	FREEZE_CTRL_FROZEN, FREEZE_CTRL_FROZEN};
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Freeze HPS IOs */
sys_mgr_frzctrl_freeze_req(void)28*4882a593Smuzhiyun void sys_mgr_frzctrl_freeze_req(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	u32 ioctrl_reg_offset;
31*4882a593Smuzhiyun 	u32 reg_value;
32*4882a593Smuzhiyun 	u32 reg_cfg_mask;
33*4882a593Smuzhiyun 	u32 channel_id;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/* select software FSM */
36*4882a593Smuzhiyun 	writel(SYSMGR_FRZCTRL_SRC_VIO1_ENUM_SW,	&freeze_controller_base->src);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/* Freeze channel 0 to 2 */
39*4882a593Smuzhiyun 	for (channel_id = 0; channel_id <= 2; channel_id++) {
40*4882a593Smuzhiyun 		ioctrl_reg_offset = (u32)(
41*4882a593Smuzhiyun 			&freeze_controller_base->vioctrl + channel_id);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 		/*
44*4882a593Smuzhiyun 		 * Assert active low enrnsl, plniotri
45*4882a593Smuzhiyun 		 * and niotri signals
46*4882a593Smuzhiyun 		 */
47*4882a593Smuzhiyun 		reg_cfg_mask =
48*4882a593Smuzhiyun 			SYSMGR_FRZCTRL_VIOCTRL_SLEW_MASK
49*4882a593Smuzhiyun 			| SYSMGR_FRZCTRL_VIOCTRL_WKPULLUP_MASK
50*4882a593Smuzhiyun 			| SYSMGR_FRZCTRL_VIOCTRL_TRISTATE_MASK;
51*4882a593Smuzhiyun 		clrbits_le32(ioctrl_reg_offset,	reg_cfg_mask);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 		/*
54*4882a593Smuzhiyun 		 * Note: Delay for 20ns at min
55*4882a593Smuzhiyun 		 * Assert active low bhniotri signal and de-assert
56*4882a593Smuzhiyun 		 * active high csrdone
57*4882a593Smuzhiyun 		 */
58*4882a593Smuzhiyun 		reg_cfg_mask
59*4882a593Smuzhiyun 			= SYSMGR_FRZCTRL_VIOCTRL_BUSHOLD_MASK
60*4882a593Smuzhiyun 			| SYSMGR_FRZCTRL_VIOCTRL_CFG_MASK;
61*4882a593Smuzhiyun 		clrbits_le32(ioctrl_reg_offset,	reg_cfg_mask);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 		/* Set global flag to indicate channel is frozen */
64*4882a593Smuzhiyun 		frzctrl_channel_freeze[channel_id] = FREEZE_CTRL_FROZEN;
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* Freeze channel 3 */
68*4882a593Smuzhiyun 	/*
69*4882a593Smuzhiyun 	 * Assert active low enrnsl, plniotri and
70*4882a593Smuzhiyun 	 * niotri signals
71*4882a593Smuzhiyun 	 */
72*4882a593Smuzhiyun 	reg_cfg_mask
73*4882a593Smuzhiyun 		= SYSMGR_FRZCTRL_HIOCTRL_SLEW_MASK
74*4882a593Smuzhiyun 		| SYSMGR_FRZCTRL_HIOCTRL_WKPULLUP_MASK
75*4882a593Smuzhiyun 		| SYSMGR_FRZCTRL_HIOCTRL_TRISTATE_MASK;
76*4882a593Smuzhiyun 	clrbits_le32(&freeze_controller_base->hioctrl, reg_cfg_mask);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/*
79*4882a593Smuzhiyun 	 * assert active low bhniotri & nfrzdrv signals,
80*4882a593Smuzhiyun 	 * de-assert active high csrdone and assert
81*4882a593Smuzhiyun 	 * active high frzreg and nfrzdrv signals
82*4882a593Smuzhiyun 	 */
83*4882a593Smuzhiyun 	reg_value = readl(&freeze_controller_base->hioctrl);
84*4882a593Smuzhiyun 	reg_cfg_mask
85*4882a593Smuzhiyun 		= SYSMGR_FRZCTRL_HIOCTRL_BUSHOLD_MASK
86*4882a593Smuzhiyun 		| SYSMGR_FRZCTRL_HIOCTRL_CFG_MASK;
87*4882a593Smuzhiyun 	reg_value
88*4882a593Smuzhiyun 		= (reg_value & ~reg_cfg_mask)
89*4882a593Smuzhiyun 		| SYSMGR_FRZCTRL_HIOCTRL_REGRST_MASK
90*4882a593Smuzhiyun 		| SYSMGR_FRZCTRL_HIOCTRL_OCTRST_MASK;
91*4882a593Smuzhiyun 	writel(reg_value, &freeze_controller_base->hioctrl);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/*
94*4882a593Smuzhiyun 	 * assert active high reinit signal and de-assert
95*4882a593Smuzhiyun 	 * active high pllbiasen signals
96*4882a593Smuzhiyun 	 */
97*4882a593Smuzhiyun 	reg_value = readl(&freeze_controller_base->hioctrl);
98*4882a593Smuzhiyun 	reg_value
99*4882a593Smuzhiyun 		= (reg_value &
100*4882a593Smuzhiyun 		~SYSMGR_FRZCTRL_HIOCTRL_OCT_CFGEN_CALSTART_MASK)
101*4882a593Smuzhiyun 		| SYSMGR_FRZCTRL_HIOCTRL_DLLRST_MASK;
102*4882a593Smuzhiyun 	writel(reg_value, &freeze_controller_base->hioctrl);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/* Set global flag to indicate channel is frozen */
105*4882a593Smuzhiyun 	frzctrl_channel_freeze[channel_id] = FREEZE_CTRL_FROZEN;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* Unfreeze/Thaw HPS IOs */
sys_mgr_frzctrl_thaw_req(void)109*4882a593Smuzhiyun void sys_mgr_frzctrl_thaw_req(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	u32 ioctrl_reg_offset;
112*4882a593Smuzhiyun 	u32 reg_cfg_mask;
113*4882a593Smuzhiyun 	u32 reg_value;
114*4882a593Smuzhiyun 	u32 channel_id;
115*4882a593Smuzhiyun 	unsigned long eosc1_freq;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* select software FSM */
118*4882a593Smuzhiyun 	writel(SYSMGR_FRZCTRL_SRC_VIO1_ENUM_SW,	&freeze_controller_base->src);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* Thaw channel 0 to 2 */
121*4882a593Smuzhiyun 	for (channel_id = 0; channel_id <= 2; channel_id++) {
122*4882a593Smuzhiyun 		ioctrl_reg_offset
123*4882a593Smuzhiyun 			= (u32)(&freeze_controller_base->vioctrl + channel_id);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 		/*
126*4882a593Smuzhiyun 		 * Assert active low bhniotri signal and
127*4882a593Smuzhiyun 		 * de-assert active high csrdone
128*4882a593Smuzhiyun 		 */
129*4882a593Smuzhiyun 		reg_cfg_mask
130*4882a593Smuzhiyun 			= SYSMGR_FRZCTRL_VIOCTRL_BUSHOLD_MASK
131*4882a593Smuzhiyun 			| SYSMGR_FRZCTRL_VIOCTRL_CFG_MASK;
132*4882a593Smuzhiyun 		setbits_le32(ioctrl_reg_offset,	reg_cfg_mask);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		/*
135*4882a593Smuzhiyun 		 * Note: Delay for 20ns at min
136*4882a593Smuzhiyun 		 * de-assert active low plniotri and niotri signals
137*4882a593Smuzhiyun 		 */
138*4882a593Smuzhiyun 		reg_cfg_mask
139*4882a593Smuzhiyun 			= SYSMGR_FRZCTRL_VIOCTRL_WKPULLUP_MASK
140*4882a593Smuzhiyun 			| SYSMGR_FRZCTRL_VIOCTRL_TRISTATE_MASK;
141*4882a593Smuzhiyun 		setbits_le32(ioctrl_reg_offset,	reg_cfg_mask);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		/*
144*4882a593Smuzhiyun 		 * Note: Delay for 20ns at min
145*4882a593Smuzhiyun 		 * de-assert active low enrnsl signal
146*4882a593Smuzhiyun 		 */
147*4882a593Smuzhiyun 		setbits_le32(ioctrl_reg_offset,
148*4882a593Smuzhiyun 			SYSMGR_FRZCTRL_VIOCTRL_SLEW_MASK);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		/* Set global flag to indicate channel is thawed */
151*4882a593Smuzhiyun 		frzctrl_channel_freeze[channel_id] = FREEZE_CTRL_THAWED;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Thaw channel 3 */
155*4882a593Smuzhiyun 	/* de-assert active high reinit signal */
156*4882a593Smuzhiyun 	clrbits_le32(&freeze_controller_base->hioctrl,
157*4882a593Smuzhiyun 		SYSMGR_FRZCTRL_HIOCTRL_DLLRST_MASK);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/*
160*4882a593Smuzhiyun 	 * Note: Delay for 40ns at min
161*4882a593Smuzhiyun 	 * assert active high pllbiasen signals
162*4882a593Smuzhiyun 	 */
163*4882a593Smuzhiyun 	setbits_le32(&freeze_controller_base->hioctrl,
164*4882a593Smuzhiyun 		SYSMGR_FRZCTRL_HIOCTRL_OCT_CFGEN_CALSTART_MASK);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Delay 1000 intosc cycles. The intosc is based on eosc1. */
167*4882a593Smuzhiyun 	eosc1_freq = cm_get_osc_clk_hz(1) / 1000;	/* kHz */
168*4882a593Smuzhiyun 	udelay(DIV_ROUND_UP(1000000, eosc1_freq));
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/*
171*4882a593Smuzhiyun 	 * de-assert active low bhniotri signals,
172*4882a593Smuzhiyun 	 * assert active high csrdone and nfrzdrv signal
173*4882a593Smuzhiyun 	 */
174*4882a593Smuzhiyun 	reg_value = readl(&freeze_controller_base->hioctrl);
175*4882a593Smuzhiyun 	reg_value = (reg_value
176*4882a593Smuzhiyun 		| SYSMGR_FRZCTRL_HIOCTRL_BUSHOLD_MASK
177*4882a593Smuzhiyun 		| SYSMGR_FRZCTRL_HIOCTRL_CFG_MASK)
178*4882a593Smuzhiyun 		& ~SYSMGR_FRZCTRL_HIOCTRL_OCTRST_MASK;
179*4882a593Smuzhiyun 	writel(reg_value, &freeze_controller_base->hioctrl);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/*
182*4882a593Smuzhiyun 	 * Delay 33 intosc
183*4882a593Smuzhiyun 	 * Use worst case which is fatest eosc1=50MHz, delay required
184*4882a593Smuzhiyun 	 * is 1/50MHz * 33 = 660ns ~= 1us
185*4882a593Smuzhiyun 	 */
186*4882a593Smuzhiyun 	udelay(1);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* de-assert active low plniotri and niotri signals */
189*4882a593Smuzhiyun 	reg_cfg_mask
190*4882a593Smuzhiyun 		= SYSMGR_FRZCTRL_HIOCTRL_WKPULLUP_MASK
191*4882a593Smuzhiyun 		| SYSMGR_FRZCTRL_HIOCTRL_TRISTATE_MASK;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	setbits_le32(&freeze_controller_base->hioctrl, reg_cfg_mask);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/*
196*4882a593Smuzhiyun 	 * Note: Delay for 40ns at min
197*4882a593Smuzhiyun 	 * de-assert active high frzreg signal
198*4882a593Smuzhiyun 	 */
199*4882a593Smuzhiyun 	clrbits_le32(&freeze_controller_base->hioctrl,
200*4882a593Smuzhiyun 		SYSMGR_FRZCTRL_HIOCTRL_REGRST_MASK);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/*
203*4882a593Smuzhiyun 	 * Note: Delay for 40ns at min
204*4882a593Smuzhiyun 	 * de-assert active low enrnsl signal
205*4882a593Smuzhiyun 	 */
206*4882a593Smuzhiyun 	setbits_le32(&freeze_controller_base->hioctrl,
207*4882a593Smuzhiyun 		SYSMGR_FRZCTRL_HIOCTRL_SLEW_MASK);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Set global flag to indicate channel is thawed */
210*4882a593Smuzhiyun 	frzctrl_channel_freeze[channel_id] = FREEZE_CTRL_THAWED;
211*4882a593Smuzhiyun }
212