xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-socfpga/clock_manager_arria10.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016-2017 Intel Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:    GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <fdtdec.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/clock_manager.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun static u32 eosc1_hz;
15*4882a593Smuzhiyun static u32 cb_intosc_hz;
16*4882a593Smuzhiyun static u32 f2s_free_hz;
17*4882a593Smuzhiyun static u32 cm_l4_main_clk_hz;
18*4882a593Smuzhiyun static u32 cm_l4_sp_clk_hz;
19*4882a593Smuzhiyun static u32 cm_l4_mp_clk_hz;
20*4882a593Smuzhiyun static u32 cm_l4_sys_free_clk_hz;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct mainpll_cfg {
23*4882a593Smuzhiyun 	u32 vco0_psrc;
24*4882a593Smuzhiyun 	u32 vco1_denom;
25*4882a593Smuzhiyun 	u32 vco1_numer;
26*4882a593Smuzhiyun 	u32 mpuclk;
27*4882a593Smuzhiyun 	u32 mpuclk_cnt;
28*4882a593Smuzhiyun 	u32 mpuclk_src;
29*4882a593Smuzhiyun 	u32 nocclk;
30*4882a593Smuzhiyun 	u32 nocclk_cnt;
31*4882a593Smuzhiyun 	u32 nocclk_src;
32*4882a593Smuzhiyun 	u32 cntr2clk_cnt;
33*4882a593Smuzhiyun 	u32 cntr3clk_cnt;
34*4882a593Smuzhiyun 	u32 cntr4clk_cnt;
35*4882a593Smuzhiyun 	u32 cntr5clk_cnt;
36*4882a593Smuzhiyun 	u32 cntr6clk_cnt;
37*4882a593Smuzhiyun 	u32 cntr7clk_cnt;
38*4882a593Smuzhiyun 	u32 cntr7clk_src;
39*4882a593Smuzhiyun 	u32 cntr8clk_cnt;
40*4882a593Smuzhiyun 	u32 cntr9clk_cnt;
41*4882a593Smuzhiyun 	u32 cntr9clk_src;
42*4882a593Smuzhiyun 	u32 cntr15clk_cnt;
43*4882a593Smuzhiyun 	u32 nocdiv_l4mainclk;
44*4882a593Smuzhiyun 	u32 nocdiv_l4mpclk;
45*4882a593Smuzhiyun 	u32 nocdiv_l4spclk;
46*4882a593Smuzhiyun 	u32 nocdiv_csatclk;
47*4882a593Smuzhiyun 	u32 nocdiv_cstraceclk;
48*4882a593Smuzhiyun 	u32 nocdiv_cspdbclk;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct perpll_cfg {
52*4882a593Smuzhiyun 	u32 vco0_psrc;
53*4882a593Smuzhiyun 	u32 vco1_denom;
54*4882a593Smuzhiyun 	u32 vco1_numer;
55*4882a593Smuzhiyun 	u32 cntr2clk_cnt;
56*4882a593Smuzhiyun 	u32 cntr2clk_src;
57*4882a593Smuzhiyun 	u32 cntr3clk_cnt;
58*4882a593Smuzhiyun 	u32 cntr3clk_src;
59*4882a593Smuzhiyun 	u32 cntr4clk_cnt;
60*4882a593Smuzhiyun 	u32 cntr4clk_src;
61*4882a593Smuzhiyun 	u32 cntr5clk_cnt;
62*4882a593Smuzhiyun 	u32 cntr5clk_src;
63*4882a593Smuzhiyun 	u32 cntr6clk_cnt;
64*4882a593Smuzhiyun 	u32 cntr6clk_src;
65*4882a593Smuzhiyun 	u32 cntr7clk_cnt;
66*4882a593Smuzhiyun 	u32 cntr8clk_cnt;
67*4882a593Smuzhiyun 	u32 cntr8clk_src;
68*4882a593Smuzhiyun 	u32 cntr9clk_cnt;
69*4882a593Smuzhiyun 	u32 emacctl_emac0sel;
70*4882a593Smuzhiyun 	u32 emacctl_emac1sel;
71*4882a593Smuzhiyun 	u32 emacctl_emac2sel;
72*4882a593Smuzhiyun 	u32 gpiodiv_gpiodbclk;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun struct alteragrp_cfg {
76*4882a593Smuzhiyun 	u32 nocclk;
77*4882a593Smuzhiyun 	u32 mpuclk;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const struct socfpga_clock_manager *clock_manager_base =
81*4882a593Smuzhiyun 	(struct socfpga_clock_manager *)SOCFPGA_CLKMGR_ADDRESS;
82*4882a593Smuzhiyun 
of_to_struct(const void * blob,int node,int cfg_len,void * cfg)83*4882a593Smuzhiyun static int of_to_struct(const void *blob, int node, int cfg_len, void *cfg)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	if (fdtdec_get_int_array(blob, node, "altr,of_reg_value",
86*4882a593Smuzhiyun 				 (u32 *)cfg, cfg_len)) {
87*4882a593Smuzhiyun 		/* could not find required property */
88*4882a593Smuzhiyun 		return -EINVAL;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
of_get_input_clks(const void * blob,int node,u32 * val)94*4882a593Smuzhiyun static int of_get_input_clks(const void *blob, int node, u32 *val)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	*val = fdtdec_get_uint(blob, node, "clock-frequency", 0);
97*4882a593Smuzhiyun 	if (!*val)
98*4882a593Smuzhiyun 		return -EINVAL;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
of_get_clk_cfg(const void * blob,struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg,struct alteragrp_cfg * altrgrp_cfg)103*4882a593Smuzhiyun static int of_get_clk_cfg(const void *blob, struct mainpll_cfg *main_cfg,
104*4882a593Smuzhiyun 			  struct perpll_cfg *per_cfg,
105*4882a593Smuzhiyun 			  struct alteragrp_cfg *altrgrp_cfg)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	int node, child, len;
108*4882a593Smuzhiyun 	const char *node_name;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	node = fdtdec_next_compatible(blob, 0, COMPAT_ALTERA_SOCFPGA_CLK);
111*4882a593Smuzhiyun 	if (node < 0)
112*4882a593Smuzhiyun 		return -EINVAL;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	child = fdt_first_subnode(blob, node);
115*4882a593Smuzhiyun 	if (child < 0)
116*4882a593Smuzhiyun 		return -EINVAL;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	child = fdt_first_subnode(blob, child);
119*4882a593Smuzhiyun 	if (child < 0)
120*4882a593Smuzhiyun 		return -EINVAL;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	node_name = fdt_get_name(blob, child, &len);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	while (node_name) {
125*4882a593Smuzhiyun 		if (!strcmp(node_name, "osc1")) {
126*4882a593Smuzhiyun 			if (of_get_input_clks(blob, child, &eosc1_hz))
127*4882a593Smuzhiyun 				return -EINVAL;
128*4882a593Smuzhiyun 		} else if (!strcmp(node_name, "cb_intosc_ls_clk")) {
129*4882a593Smuzhiyun 			if (of_get_input_clks(blob, child, &cb_intosc_hz))
130*4882a593Smuzhiyun 				return -EINVAL;
131*4882a593Smuzhiyun 		} else if (!strcmp(node_name, "f2s_free_clk")) {
132*4882a593Smuzhiyun 			if (of_get_input_clks(blob, child, &f2s_free_hz))
133*4882a593Smuzhiyun 				return -EINVAL;
134*4882a593Smuzhiyun 		} else if (!strcmp(node_name, "main_pll")) {
135*4882a593Smuzhiyun 			if (of_to_struct(blob, child,
136*4882a593Smuzhiyun 					 sizeof(*main_cfg)/sizeof(u32),
137*4882a593Smuzhiyun 					 main_cfg))
138*4882a593Smuzhiyun 				return -EINVAL;
139*4882a593Smuzhiyun 		} else if (!strcmp(node_name, "periph_pll")) {
140*4882a593Smuzhiyun 			if (of_to_struct(blob, child,
141*4882a593Smuzhiyun 					 sizeof(*per_cfg)/sizeof(u32),
142*4882a593Smuzhiyun 					 per_cfg))
143*4882a593Smuzhiyun 				return -EINVAL;
144*4882a593Smuzhiyun 		} else if (!strcmp(node_name, "altera")) {
145*4882a593Smuzhiyun 			if (of_to_struct(blob, child,
146*4882a593Smuzhiyun 					 sizeof(*altrgrp_cfg)/sizeof(u32),
147*4882a593Smuzhiyun 					 altrgrp_cfg))
148*4882a593Smuzhiyun 				return -EINVAL;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 			main_cfg->mpuclk = altrgrp_cfg->mpuclk;
151*4882a593Smuzhiyun 			main_cfg->nocclk = altrgrp_cfg->nocclk;
152*4882a593Smuzhiyun 		}
153*4882a593Smuzhiyun 		child = fdt_next_subnode(blob, child);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		if (child < 0)
156*4882a593Smuzhiyun 			break;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		node_name = fdt_get_name(blob, child, &len);
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* calculate the intended main VCO frequency based on handoff */
cm_calc_handoff_main_vco_clk_hz(struct mainpll_cfg * main_cfg)165*4882a593Smuzhiyun static unsigned int cm_calc_handoff_main_vco_clk_hz
166*4882a593Smuzhiyun 					(struct mainpll_cfg *main_cfg)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	unsigned int clk_hz;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* Check main VCO clock source: eosc, intosc or f2s? */
171*4882a593Smuzhiyun 	switch (main_cfg->vco0_psrc) {
172*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_VCO0_PSRC_EOSC:
173*4882a593Smuzhiyun 		clk_hz = eosc1_hz;
174*4882a593Smuzhiyun 		break;
175*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_VCO0_PSRC_E_INTOSC:
176*4882a593Smuzhiyun 		clk_hz = cb_intosc_hz;
177*4882a593Smuzhiyun 		break;
178*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_VCO0_PSRC_F2S:
179*4882a593Smuzhiyun 		clk_hz = f2s_free_hz;
180*4882a593Smuzhiyun 		break;
181*4882a593Smuzhiyun 	default:
182*4882a593Smuzhiyun 		return 0;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* calculate the VCO frequency */
186*4882a593Smuzhiyun 	clk_hz /= 1 + main_cfg->vco1_denom;
187*4882a593Smuzhiyun 	clk_hz *= 1 + main_cfg->vco1_numer;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return clk_hz;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* calculate the intended periph VCO frequency based on handoff */
cm_calc_handoff_periph_vco_clk_hz(struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg)193*4882a593Smuzhiyun static unsigned int cm_calc_handoff_periph_vco_clk_hz(
194*4882a593Smuzhiyun 		struct mainpll_cfg *main_cfg, struct perpll_cfg *per_cfg)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	unsigned int clk_hz;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Check periph VCO clock source: eosc, intosc, f2s or mainpll? */
199*4882a593Smuzhiyun 	switch (per_cfg->vco0_psrc) {
200*4882a593Smuzhiyun 	case CLKMGR_PERPLL_VCO0_PSRC_EOSC:
201*4882a593Smuzhiyun 		clk_hz = eosc1_hz;
202*4882a593Smuzhiyun 		break;
203*4882a593Smuzhiyun 	case CLKMGR_PERPLL_VCO0_PSRC_E_INTOSC:
204*4882a593Smuzhiyun 		clk_hz = cb_intosc_hz;
205*4882a593Smuzhiyun 		break;
206*4882a593Smuzhiyun 	case CLKMGR_PERPLL_VCO0_PSRC_F2S:
207*4882a593Smuzhiyun 		clk_hz = f2s_free_hz;
208*4882a593Smuzhiyun 		break;
209*4882a593Smuzhiyun 	case CLKMGR_PERPLL_VCO0_PSRC_MAIN:
210*4882a593Smuzhiyun 		clk_hz = cm_calc_handoff_main_vco_clk_hz(main_cfg);
211*4882a593Smuzhiyun 		clk_hz /= main_cfg->cntr15clk_cnt;
212*4882a593Smuzhiyun 		break;
213*4882a593Smuzhiyun 	default:
214*4882a593Smuzhiyun 		return 0;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* calculate the VCO frequency */
218*4882a593Smuzhiyun 	clk_hz /= 1 + per_cfg->vco1_denom;
219*4882a593Smuzhiyun 	clk_hz *= 1 + per_cfg->vco1_numer;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	return clk_hz;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /* calculate the intended MPU clock frequency based on handoff */
cm_calc_handoff_mpu_clk_hz(struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg)225*4882a593Smuzhiyun static unsigned int cm_calc_handoff_mpu_clk_hz(struct mainpll_cfg *main_cfg,
226*4882a593Smuzhiyun 					       struct perpll_cfg *per_cfg)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	unsigned int clk_hz;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Check MPU clock source: main, periph, osc1, intosc or f2s? */
231*4882a593Smuzhiyun 	switch (main_cfg->mpuclk_src) {
232*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_MAIN:
233*4882a593Smuzhiyun 		clk_hz = cm_calc_handoff_main_vco_clk_hz(main_cfg);
234*4882a593Smuzhiyun 		clk_hz /= (main_cfg->mpuclk & CLKMGR_MAINPLL_MPUCLK_CNT_MSK)
235*4882a593Smuzhiyun 			   + 1;
236*4882a593Smuzhiyun 		break;
237*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_PERI:
238*4882a593Smuzhiyun 		clk_hz = cm_calc_handoff_periph_vco_clk_hz(main_cfg, per_cfg);
239*4882a593Smuzhiyun 		clk_hz /= ((main_cfg->mpuclk >>
240*4882a593Smuzhiyun 			   CLKMGR_MAINPLL_MPUCLK_PERICNT_LSB) &
241*4882a593Smuzhiyun 			   CLKMGR_MAINPLL_MPUCLK_CNT_MSK) + 1;
242*4882a593Smuzhiyun 		break;
243*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_OSC1:
244*4882a593Smuzhiyun 		clk_hz = eosc1_hz;
245*4882a593Smuzhiyun 		break;
246*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_INTOSC:
247*4882a593Smuzhiyun 		clk_hz = cb_intosc_hz;
248*4882a593Smuzhiyun 		break;
249*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_FPGA:
250*4882a593Smuzhiyun 		clk_hz = f2s_free_hz;
251*4882a593Smuzhiyun 		break;
252*4882a593Smuzhiyun 	default:
253*4882a593Smuzhiyun 		return 0;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	clk_hz /= main_cfg->mpuclk_cnt + 1;
257*4882a593Smuzhiyun 	return clk_hz;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* calculate the intended NOC clock frequency based on handoff */
cm_calc_handoff_noc_clk_hz(struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg)261*4882a593Smuzhiyun static unsigned int cm_calc_handoff_noc_clk_hz(struct mainpll_cfg *main_cfg,
262*4882a593Smuzhiyun 					       struct perpll_cfg *per_cfg)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	unsigned int clk_hz;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Check MPU clock source: main, periph, osc1, intosc or f2s? */
267*4882a593Smuzhiyun 	switch (main_cfg->nocclk_src) {
268*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_NOCCLK_SRC_MAIN:
269*4882a593Smuzhiyun 		clk_hz = cm_calc_handoff_main_vco_clk_hz(main_cfg);
270*4882a593Smuzhiyun 		clk_hz /= (main_cfg->nocclk & CLKMGR_MAINPLL_NOCCLK_CNT_MSK)
271*4882a593Smuzhiyun 			 + 1;
272*4882a593Smuzhiyun 		break;
273*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_NOCCLK_SRC_PERI:
274*4882a593Smuzhiyun 		clk_hz = cm_calc_handoff_periph_vco_clk_hz(main_cfg, per_cfg);
275*4882a593Smuzhiyun 		clk_hz /= ((main_cfg->nocclk >>
276*4882a593Smuzhiyun 			   CLKMGR_MAINPLL_NOCCLK_PERICNT_LSB) &
277*4882a593Smuzhiyun 			   CLKMGR_MAINPLL_NOCCLK_CNT_MSK) + 1;
278*4882a593Smuzhiyun 		break;
279*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_NOCCLK_SRC_OSC1:
280*4882a593Smuzhiyun 		clk_hz = eosc1_hz;
281*4882a593Smuzhiyun 		break;
282*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_NOCCLK_SRC_INTOSC:
283*4882a593Smuzhiyun 		clk_hz = cb_intosc_hz;
284*4882a593Smuzhiyun 		break;
285*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_NOCCLK_SRC_FPGA:
286*4882a593Smuzhiyun 		clk_hz = f2s_free_hz;
287*4882a593Smuzhiyun 		break;
288*4882a593Smuzhiyun 	default:
289*4882a593Smuzhiyun 		return 0;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	clk_hz /= main_cfg->nocclk_cnt + 1;
293*4882a593Smuzhiyun 	return clk_hz;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /* return 1 if PLL ramp is required */
cm_is_pll_ramp_required(int main0periph1,struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg)297*4882a593Smuzhiyun static int cm_is_pll_ramp_required(int main0periph1,
298*4882a593Smuzhiyun 				   struct mainpll_cfg *main_cfg,
299*4882a593Smuzhiyun 				   struct perpll_cfg *per_cfg)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	/* Check for main PLL */
302*4882a593Smuzhiyun 	if (main0periph1 == 0) {
303*4882a593Smuzhiyun 		/*
304*4882a593Smuzhiyun 		 * PLL ramp is not required if both MPU clock and NOC clock are
305*4882a593Smuzhiyun 		 * not sourced from main PLL
306*4882a593Smuzhiyun 		 */
307*4882a593Smuzhiyun 		if (main_cfg->mpuclk_src != CLKMGR_MAINPLL_MPUCLK_SRC_MAIN &&
308*4882a593Smuzhiyun 		    main_cfg->nocclk_src != CLKMGR_MAINPLL_NOCCLK_SRC_MAIN)
309*4882a593Smuzhiyun 			return 0;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 		/*
312*4882a593Smuzhiyun 		 * PLL ramp is required if MPU clock is sourced from main PLL
313*4882a593Smuzhiyun 		 * and MPU clock is over 900MHz (as advised by HW team)
314*4882a593Smuzhiyun 		 */
315*4882a593Smuzhiyun 		if (main_cfg->mpuclk_src == CLKMGR_MAINPLL_MPUCLK_SRC_MAIN &&
316*4882a593Smuzhiyun 		    (cm_calc_handoff_mpu_clk_hz(main_cfg, per_cfg) >
317*4882a593Smuzhiyun 		     CLKMGR_PLL_RAMP_MPUCLK_THRESHOLD_HZ))
318*4882a593Smuzhiyun 			return 1;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 		/*
321*4882a593Smuzhiyun 		 * PLL ramp is required if NOC clock is sourced from main PLL
322*4882a593Smuzhiyun 		 * and NOC clock is over 300MHz (as advised by HW team)
323*4882a593Smuzhiyun 		 */
324*4882a593Smuzhiyun 		if (main_cfg->nocclk_src == CLKMGR_MAINPLL_NOCCLK_SRC_MAIN &&
325*4882a593Smuzhiyun 		    (cm_calc_handoff_noc_clk_hz(main_cfg, per_cfg) >
326*4882a593Smuzhiyun 		     CLKMGR_PLL_RAMP_NOCCLK_THRESHOLD_HZ))
327*4882a593Smuzhiyun 			return 2;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	} else if (main0periph1 == 1) {
330*4882a593Smuzhiyun 		/*
331*4882a593Smuzhiyun 		 * PLL ramp is not required if both MPU clock and NOC clock are
332*4882a593Smuzhiyun 		 * not sourced from periph PLL
333*4882a593Smuzhiyun 		 */
334*4882a593Smuzhiyun 		if (main_cfg->mpuclk_src != CLKMGR_MAINPLL_MPUCLK_SRC_PERI &&
335*4882a593Smuzhiyun 		    main_cfg->nocclk_src != CLKMGR_MAINPLL_NOCCLK_SRC_PERI)
336*4882a593Smuzhiyun 			return 0;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		/*
339*4882a593Smuzhiyun 		 * PLL ramp is required if MPU clock are source from periph PLL
340*4882a593Smuzhiyun 		 * and MPU clock is over 900MHz (as advised by HW team)
341*4882a593Smuzhiyun 		 */
342*4882a593Smuzhiyun 		if (main_cfg->mpuclk_src == CLKMGR_MAINPLL_MPUCLK_SRC_PERI &&
343*4882a593Smuzhiyun 		    (cm_calc_handoff_mpu_clk_hz(main_cfg, per_cfg) >
344*4882a593Smuzhiyun 		     CLKMGR_PLL_RAMP_MPUCLK_THRESHOLD_HZ))
345*4882a593Smuzhiyun 			return 1;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		/*
348*4882a593Smuzhiyun 		 * PLL ramp is required if NOC clock are source from periph PLL
349*4882a593Smuzhiyun 		 * and NOC clock is over 300MHz (as advised by HW team)
350*4882a593Smuzhiyun 		 */
351*4882a593Smuzhiyun 		if (main_cfg->nocclk_src == CLKMGR_MAINPLL_NOCCLK_SRC_PERI &&
352*4882a593Smuzhiyun 		    (cm_calc_handoff_noc_clk_hz(main_cfg, per_cfg) >
353*4882a593Smuzhiyun 		     CLKMGR_PLL_RAMP_NOCCLK_THRESHOLD_HZ))
354*4882a593Smuzhiyun 			return 2;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
cm_calculate_numer(struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg,u32 safe_hz,u32 clk_hz)360*4882a593Smuzhiyun static u32 cm_calculate_numer(struct mainpll_cfg *main_cfg,
361*4882a593Smuzhiyun 			      struct perpll_cfg *per_cfg,
362*4882a593Smuzhiyun 			      u32 safe_hz, u32 clk_hz)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	u32 cnt;
365*4882a593Smuzhiyun 	u32 clk;
366*4882a593Smuzhiyun 	u32 shift;
367*4882a593Smuzhiyun 	u32 mask;
368*4882a593Smuzhiyun 	u32 denom;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (main_cfg->mpuclk_src == CLKMGR_MAINPLL_MPUCLK_SRC_MAIN) {
371*4882a593Smuzhiyun 		cnt = main_cfg->mpuclk_cnt;
372*4882a593Smuzhiyun 		clk = main_cfg->mpuclk;
373*4882a593Smuzhiyun 		shift = 0;
374*4882a593Smuzhiyun 		mask = CLKMGR_MAINPLL_MPUCLK_CNT_MSK;
375*4882a593Smuzhiyun 		denom = main_cfg->vco1_denom;
376*4882a593Smuzhiyun 	} else if (main_cfg->nocclk_src == CLKMGR_MAINPLL_NOCCLK_SRC_MAIN) {
377*4882a593Smuzhiyun 		cnt = main_cfg->nocclk_cnt;
378*4882a593Smuzhiyun 		clk = main_cfg->nocclk;
379*4882a593Smuzhiyun 		shift = 0;
380*4882a593Smuzhiyun 		mask = CLKMGR_MAINPLL_NOCCLK_CNT_MSK;
381*4882a593Smuzhiyun 		denom = main_cfg->vco1_denom;
382*4882a593Smuzhiyun 	} else if (main_cfg->mpuclk_src == CLKMGR_MAINPLL_MPUCLK_SRC_PERI) {
383*4882a593Smuzhiyun 		cnt = main_cfg->mpuclk_cnt;
384*4882a593Smuzhiyun 		clk = main_cfg->mpuclk;
385*4882a593Smuzhiyun 		shift = CLKMGR_MAINPLL_MPUCLK_PERICNT_LSB;
386*4882a593Smuzhiyun 		mask = CLKMGR_MAINPLL_MPUCLK_CNT_MSK;
387*4882a593Smuzhiyun 		denom = per_cfg->vco1_denom;
388*4882a593Smuzhiyun 	} else if (main_cfg->nocclk_src == CLKMGR_MAINPLL_NOCCLK_SRC_PERI) {
389*4882a593Smuzhiyun 		cnt = main_cfg->nocclk_cnt;
390*4882a593Smuzhiyun 		clk = main_cfg->nocclk;
391*4882a593Smuzhiyun 		shift = CLKMGR_MAINPLL_NOCCLK_PERICNT_LSB;
392*4882a593Smuzhiyun 		mask = CLKMGR_MAINPLL_NOCCLK_CNT_MSK;
393*4882a593Smuzhiyun 		denom = per_cfg->vco1_denom;
394*4882a593Smuzhiyun 	} else {
395*4882a593Smuzhiyun 		return 0;
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	return (safe_hz / clk_hz) * (cnt + 1) * (((clk >> shift) & mask) + 1) *
399*4882a593Smuzhiyun 		(1 + denom) - 1;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun  * Calculate the new PLL numerator which is based on existing DTS hand off and
404*4882a593Smuzhiyun  * intended safe frequency (safe_hz). Note that PLL ramp is only modifying the
405*4882a593Smuzhiyun  * numerator while maintaining denominator as denominator will influence the
406*4882a593Smuzhiyun  * jitter condition. Please refer A10 HPS TRM for the jitter guide. Note final
407*4882a593Smuzhiyun  * value for numerator is minus with 1 to cater our register value
408*4882a593Smuzhiyun  * representation.
409*4882a593Smuzhiyun  */
cm_calc_safe_pll_numer(int main0periph1,struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg,unsigned int safe_hz)410*4882a593Smuzhiyun static unsigned int cm_calc_safe_pll_numer(int main0periph1,
411*4882a593Smuzhiyun 					   struct mainpll_cfg *main_cfg,
412*4882a593Smuzhiyun 					   struct perpll_cfg *per_cfg,
413*4882a593Smuzhiyun 					   unsigned int safe_hz)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	unsigned int clk_hz = 0;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	/* Check for main PLL */
418*4882a593Smuzhiyun 	if (main0periph1 == 0) {
419*4882a593Smuzhiyun 		/* Check main VCO clock source: eosc, intosc or f2s? */
420*4882a593Smuzhiyun 		switch (main_cfg->vco0_psrc) {
421*4882a593Smuzhiyun 		case CLKMGR_MAINPLL_VCO0_PSRC_EOSC:
422*4882a593Smuzhiyun 			clk_hz = eosc1_hz;
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 		case CLKMGR_MAINPLL_VCO0_PSRC_E_INTOSC:
425*4882a593Smuzhiyun 			clk_hz = cb_intosc_hz;
426*4882a593Smuzhiyun 			break;
427*4882a593Smuzhiyun 		case CLKMGR_MAINPLL_VCO0_PSRC_F2S:
428*4882a593Smuzhiyun 			clk_hz = f2s_free_hz;
429*4882a593Smuzhiyun 			break;
430*4882a593Smuzhiyun 		default:
431*4882a593Smuzhiyun 			return 0;
432*4882a593Smuzhiyun 		}
433*4882a593Smuzhiyun 	} else if (main0periph1 == 1) {
434*4882a593Smuzhiyun 		/* Check periph VCO clock source: eosc, intosc, f2s, mainpll */
435*4882a593Smuzhiyun 		switch (per_cfg->vco0_psrc) {
436*4882a593Smuzhiyun 		case CLKMGR_PERPLL_VCO0_PSRC_EOSC:
437*4882a593Smuzhiyun 			clk_hz = eosc1_hz;
438*4882a593Smuzhiyun 			break;
439*4882a593Smuzhiyun 		case CLKMGR_PERPLL_VCO0_PSRC_E_INTOSC:
440*4882a593Smuzhiyun 			clk_hz = cb_intosc_hz;
441*4882a593Smuzhiyun 			break;
442*4882a593Smuzhiyun 		case CLKMGR_PERPLL_VCO0_PSRC_F2S:
443*4882a593Smuzhiyun 			clk_hz = f2s_free_hz;
444*4882a593Smuzhiyun 			break;
445*4882a593Smuzhiyun 		case CLKMGR_PERPLL_VCO0_PSRC_MAIN:
446*4882a593Smuzhiyun 			clk_hz = cm_calc_handoff_main_vco_clk_hz(main_cfg);
447*4882a593Smuzhiyun 			clk_hz /= main_cfg->cntr15clk_cnt;
448*4882a593Smuzhiyun 			break;
449*4882a593Smuzhiyun 		default:
450*4882a593Smuzhiyun 			return 0;
451*4882a593Smuzhiyun 		}
452*4882a593Smuzhiyun 	} else {
453*4882a593Smuzhiyun 		return 0;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return cm_calculate_numer(main_cfg, per_cfg, safe_hz, clk_hz);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun /* ramping the main PLL to final value */
cm_pll_ramp_main(struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg,unsigned int pll_ramp_main_hz)460*4882a593Smuzhiyun static void cm_pll_ramp_main(struct mainpll_cfg *main_cfg,
461*4882a593Smuzhiyun 			     struct perpll_cfg *per_cfg,
462*4882a593Smuzhiyun 			     unsigned int pll_ramp_main_hz)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	unsigned int clk_hz = 0, clk_incr_hz = 0, clk_final_hz = 0;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* find out the increment value */
467*4882a593Smuzhiyun 	if (main_cfg->mpuclk_src == CLKMGR_MAINPLL_MPUCLK_SRC_MAIN) {
468*4882a593Smuzhiyun 		clk_incr_hz = CLKMGR_PLL_RAMP_MPUCLK_INCREMENT_HZ;
469*4882a593Smuzhiyun 		clk_final_hz = cm_calc_handoff_mpu_clk_hz(main_cfg, per_cfg);
470*4882a593Smuzhiyun 	} else if (main_cfg->nocclk_src == CLKMGR_MAINPLL_NOCCLK_SRC_MAIN) {
471*4882a593Smuzhiyun 		clk_incr_hz = CLKMGR_PLL_RAMP_NOCCLK_INCREMENT_HZ;
472*4882a593Smuzhiyun 		clk_final_hz = cm_calc_handoff_noc_clk_hz(main_cfg, per_cfg);
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* execute the ramping here */
476*4882a593Smuzhiyun 	for (clk_hz = pll_ramp_main_hz + clk_incr_hz;
477*4882a593Smuzhiyun 	     clk_hz < clk_final_hz; clk_hz += clk_incr_hz) {
478*4882a593Smuzhiyun 		writel((main_cfg->vco1_denom <<
479*4882a593Smuzhiyun 			CLKMGR_MAINPLL_VCO1_DENOM_LSB) |
480*4882a593Smuzhiyun 			cm_calc_safe_pll_numer(0, main_cfg, per_cfg, clk_hz),
481*4882a593Smuzhiyun 			&clock_manager_base->main_pll.vco1);
482*4882a593Smuzhiyun 		mdelay(1);
483*4882a593Smuzhiyun 		cm_wait_for_lock(LOCKED_MASK);
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 	writel((main_cfg->vco1_denom << CLKMGR_MAINPLL_VCO1_DENOM_LSB) |
486*4882a593Smuzhiyun 		main_cfg->vco1_numer, &clock_manager_base->main_pll.vco1);
487*4882a593Smuzhiyun 	mdelay(1);
488*4882a593Smuzhiyun 	cm_wait_for_lock(LOCKED_MASK);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun /* ramping the periph PLL to final value */
cm_pll_ramp_periph(struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg,unsigned int pll_ramp_periph_hz)492*4882a593Smuzhiyun static void cm_pll_ramp_periph(struct mainpll_cfg *main_cfg,
493*4882a593Smuzhiyun 			       struct perpll_cfg *per_cfg,
494*4882a593Smuzhiyun 			       unsigned int pll_ramp_periph_hz)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	unsigned int clk_hz = 0, clk_incr_hz = 0, clk_final_hz = 0;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* find out the increment value */
499*4882a593Smuzhiyun 	if (main_cfg->mpuclk_src == CLKMGR_MAINPLL_MPUCLK_SRC_PERI) {
500*4882a593Smuzhiyun 		clk_incr_hz = CLKMGR_PLL_RAMP_MPUCLK_INCREMENT_HZ;
501*4882a593Smuzhiyun 		clk_final_hz = cm_calc_handoff_mpu_clk_hz(main_cfg, per_cfg);
502*4882a593Smuzhiyun 	} else if (main_cfg->nocclk_src == CLKMGR_MAINPLL_NOCCLK_SRC_PERI) {
503*4882a593Smuzhiyun 		clk_incr_hz = CLKMGR_PLL_RAMP_NOCCLK_INCREMENT_HZ;
504*4882a593Smuzhiyun 		clk_final_hz = cm_calc_handoff_noc_clk_hz(main_cfg, per_cfg);
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 	/* execute the ramping here */
507*4882a593Smuzhiyun 	for (clk_hz = pll_ramp_periph_hz + clk_incr_hz;
508*4882a593Smuzhiyun 	     clk_hz < clk_final_hz; clk_hz += clk_incr_hz) {
509*4882a593Smuzhiyun 		writel((per_cfg->vco1_denom << CLKMGR_PERPLL_VCO1_DENOM_LSB) |
510*4882a593Smuzhiyun 			cm_calc_safe_pll_numer(1, main_cfg, per_cfg, clk_hz),
511*4882a593Smuzhiyun 			&clock_manager_base->per_pll.vco1);
512*4882a593Smuzhiyun 		mdelay(1);
513*4882a593Smuzhiyun 		cm_wait_for_lock(LOCKED_MASK);
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 	writel((per_cfg->vco1_denom << CLKMGR_PERPLL_VCO1_DENOM_LSB) |
516*4882a593Smuzhiyun 		per_cfg->vco1_numer, &clock_manager_base->per_pll.vco1);
517*4882a593Smuzhiyun 	mdelay(1);
518*4882a593Smuzhiyun 	cm_wait_for_lock(LOCKED_MASK);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun /*
522*4882a593Smuzhiyun  * Setup clocks while making no assumptions of the
523*4882a593Smuzhiyun  * previous state of the clocks.
524*4882a593Smuzhiyun  *
525*4882a593Smuzhiyun  * Start by being paranoid and gate all sw managed clocks
526*4882a593Smuzhiyun  *
527*4882a593Smuzhiyun  * Put all plls in bypass
528*4882a593Smuzhiyun  *
529*4882a593Smuzhiyun  * Put all plls VCO registers back to reset value (bgpwr dwn).
530*4882a593Smuzhiyun  *
531*4882a593Smuzhiyun  * Put peripheral and main pll src to reset value to avoid glitch.
532*4882a593Smuzhiyun  *
533*4882a593Smuzhiyun  * Delay 5 us.
534*4882a593Smuzhiyun  *
535*4882a593Smuzhiyun  * Deassert bg pwr dn and set numerator and denominator
536*4882a593Smuzhiyun  *
537*4882a593Smuzhiyun  * Start 7 us timer.
538*4882a593Smuzhiyun  *
539*4882a593Smuzhiyun  * set internal dividers
540*4882a593Smuzhiyun  *
541*4882a593Smuzhiyun  * Wait for 7 us timer.
542*4882a593Smuzhiyun  *
543*4882a593Smuzhiyun  * Enable plls
544*4882a593Smuzhiyun  *
545*4882a593Smuzhiyun  * Set external dividers while plls are locking
546*4882a593Smuzhiyun  *
547*4882a593Smuzhiyun  * Wait for pll lock
548*4882a593Smuzhiyun  *
549*4882a593Smuzhiyun  * Assert/deassert outreset all.
550*4882a593Smuzhiyun  *
551*4882a593Smuzhiyun  * Take all pll's out of bypass
552*4882a593Smuzhiyun  *
553*4882a593Smuzhiyun  * Clear safe mode
554*4882a593Smuzhiyun  *
555*4882a593Smuzhiyun  * set source main and peripheral clocks
556*4882a593Smuzhiyun  *
557*4882a593Smuzhiyun  * Ungate clocks
558*4882a593Smuzhiyun  */
559*4882a593Smuzhiyun 
cm_full_cfg(struct mainpll_cfg * main_cfg,struct perpll_cfg * per_cfg)560*4882a593Smuzhiyun static int cm_full_cfg(struct mainpll_cfg *main_cfg, struct perpll_cfg *per_cfg)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	unsigned int pll_ramp_main_hz = 0, pll_ramp_periph_hz = 0,
563*4882a593Smuzhiyun 		ramp_required;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* gate off all mainpll clock excpet HW managed clock */
566*4882a593Smuzhiyun 	writel(CLKMGR_MAINPLL_EN_S2FUSER0CLKEN_SET_MSK |
567*4882a593Smuzhiyun 		CLKMGR_MAINPLL_EN_HMCPLLREFCLKEN_SET_MSK,
568*4882a593Smuzhiyun 		&clock_manager_base->main_pll.enr);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* now we can gate off the rest of the peripheral clocks */
571*4882a593Smuzhiyun 	writel(0, &clock_manager_base->per_pll.en);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* Put all plls in external bypass */
574*4882a593Smuzhiyun 	writel(CLKMGR_MAINPLL_BYPASS_RESET,
575*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.bypasss);
576*4882a593Smuzhiyun 	writel(CLKMGR_PERPLL_BYPASS_RESET,
577*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.bypasss);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/*
580*4882a593Smuzhiyun 	 * Put all plls VCO registers back to reset value.
581*4882a593Smuzhiyun 	 * Some code might have messed with them. At same time set the
582*4882a593Smuzhiyun 	 * desired clock source
583*4882a593Smuzhiyun 	 */
584*4882a593Smuzhiyun 	writel(CLKMGR_MAINPLL_VCO0_RESET |
585*4882a593Smuzhiyun 	       CLKMGR_MAINPLL_VCO0_REGEXTSEL_SET_MSK |
586*4882a593Smuzhiyun 	       (main_cfg->vco0_psrc << CLKMGR_MAINPLL_VCO0_PSRC_LSB),
587*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.vco0);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	writel(CLKMGR_PERPLL_VCO0_RESET |
590*4882a593Smuzhiyun 	       CLKMGR_PERPLL_VCO0_REGEXTSEL_SET_MSK |
591*4882a593Smuzhiyun 	       (per_cfg->vco0_psrc << CLKMGR_PERPLL_VCO0_PSRC_LSB),
592*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.vco0);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	writel(CLKMGR_MAINPLL_VCO1_RESET, &clock_manager_base->main_pll.vco1);
595*4882a593Smuzhiyun 	writel(CLKMGR_PERPLL_VCO1_RESET, &clock_manager_base->per_pll.vco1);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	/* clear the interrupt register status register */
598*4882a593Smuzhiyun 	writel(CLKMGR_CLKMGR_INTR_MAINPLLLOST_SET_MSK |
599*4882a593Smuzhiyun 		CLKMGR_CLKMGR_INTR_PERPLLLOST_SET_MSK |
600*4882a593Smuzhiyun 		CLKMGR_CLKMGR_INTR_MAINPLLRFSLIP_SET_MSK |
601*4882a593Smuzhiyun 		CLKMGR_CLKMGR_INTR_PERPLLRFSLIP_SET_MSK |
602*4882a593Smuzhiyun 		CLKMGR_CLKMGR_INTR_MAINPLLFBSLIP_SET_MSK |
603*4882a593Smuzhiyun 		CLKMGR_CLKMGR_INTR_PERPLLFBSLIP_SET_MSK |
604*4882a593Smuzhiyun 		CLKMGR_CLKMGR_INTR_MAINPLLACHIEVED_SET_MSK |
605*4882a593Smuzhiyun 		CLKMGR_CLKMGR_INTR_PERPLLACHIEVED_SET_MSK,
606*4882a593Smuzhiyun 		&clock_manager_base->intr);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/* Program VCO Numerator and Denominator for main PLL */
609*4882a593Smuzhiyun 	ramp_required = cm_is_pll_ramp_required(0, main_cfg, per_cfg);
610*4882a593Smuzhiyun 	if (ramp_required) {
611*4882a593Smuzhiyun 		/* set main PLL to safe starting threshold frequency */
612*4882a593Smuzhiyun 		if (ramp_required == 1)
613*4882a593Smuzhiyun 			pll_ramp_main_hz = CLKMGR_PLL_RAMP_MPUCLK_THRESHOLD_HZ;
614*4882a593Smuzhiyun 		else if (ramp_required == 2)
615*4882a593Smuzhiyun 			pll_ramp_main_hz = CLKMGR_PLL_RAMP_NOCCLK_THRESHOLD_HZ;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 		writel((main_cfg->vco1_denom << CLKMGR_MAINPLL_VCO1_DENOM_LSB) |
618*4882a593Smuzhiyun 			cm_calc_safe_pll_numer(0, main_cfg, per_cfg,
619*4882a593Smuzhiyun 					       pll_ramp_main_hz),
620*4882a593Smuzhiyun 			&clock_manager_base->main_pll.vco1);
621*4882a593Smuzhiyun 	} else
622*4882a593Smuzhiyun 		writel((main_cfg->vco1_denom << CLKMGR_MAINPLL_VCO1_DENOM_LSB) |
623*4882a593Smuzhiyun 			main_cfg->vco1_numer,
624*4882a593Smuzhiyun 			&clock_manager_base->main_pll.vco1);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* Program VCO Numerator and Denominator for periph PLL */
627*4882a593Smuzhiyun 	ramp_required = cm_is_pll_ramp_required(1, main_cfg, per_cfg);
628*4882a593Smuzhiyun 	if (ramp_required) {
629*4882a593Smuzhiyun 		/* set periph PLL to safe starting threshold frequency */
630*4882a593Smuzhiyun 		if (ramp_required == 1)
631*4882a593Smuzhiyun 			pll_ramp_periph_hz =
632*4882a593Smuzhiyun 				CLKMGR_PLL_RAMP_MPUCLK_THRESHOLD_HZ;
633*4882a593Smuzhiyun 		else if (ramp_required == 2)
634*4882a593Smuzhiyun 			pll_ramp_periph_hz =
635*4882a593Smuzhiyun 				CLKMGR_PLL_RAMP_NOCCLK_THRESHOLD_HZ;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		writel((per_cfg->vco1_denom << CLKMGR_PERPLL_VCO1_DENOM_LSB) |
638*4882a593Smuzhiyun 			cm_calc_safe_pll_numer(1, main_cfg, per_cfg,
639*4882a593Smuzhiyun 					       pll_ramp_periph_hz),
640*4882a593Smuzhiyun 			&clock_manager_base->per_pll.vco1);
641*4882a593Smuzhiyun 	} else
642*4882a593Smuzhiyun 		writel((per_cfg->vco1_denom << CLKMGR_PERPLL_VCO1_DENOM_LSB) |
643*4882a593Smuzhiyun 			per_cfg->vco1_numer,
644*4882a593Smuzhiyun 			&clock_manager_base->per_pll.vco1);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* Wait for at least 5 us */
647*4882a593Smuzhiyun 	udelay(5);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* Now deassert BGPWRDN and PWRDN */
650*4882a593Smuzhiyun 	clrbits_le32(&clock_manager_base->main_pll.vco0,
651*4882a593Smuzhiyun 		     CLKMGR_MAINPLL_VCO0_BGPWRDN_SET_MSK |
652*4882a593Smuzhiyun 		     CLKMGR_MAINPLL_VCO0_PWRDN_SET_MSK);
653*4882a593Smuzhiyun 	clrbits_le32(&clock_manager_base->per_pll.vco0,
654*4882a593Smuzhiyun 		     CLKMGR_PERPLL_VCO0_BGPWRDN_SET_MSK |
655*4882a593Smuzhiyun 		     CLKMGR_PERPLL_VCO0_PWRDN_SET_MSK);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* Wait for at least 7 us */
658*4882a593Smuzhiyun 	udelay(7);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* enable the VCO and disable the external regulator to PLL */
661*4882a593Smuzhiyun 	writel((readl(&clock_manager_base->main_pll.vco0) &
662*4882a593Smuzhiyun 		~CLKMGR_MAINPLL_VCO0_REGEXTSEL_SET_MSK) |
663*4882a593Smuzhiyun 		CLKMGR_MAINPLL_VCO0_EN_SET_MSK,
664*4882a593Smuzhiyun 		&clock_manager_base->main_pll.vco0);
665*4882a593Smuzhiyun 	writel((readl(&clock_manager_base->per_pll.vco0) &
666*4882a593Smuzhiyun 		~CLKMGR_PERPLL_VCO0_REGEXTSEL_SET_MSK) |
667*4882a593Smuzhiyun 		CLKMGR_PERPLL_VCO0_EN_SET_MSK,
668*4882a593Smuzhiyun 		&clock_manager_base->per_pll.vco0);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* setup all the main PLL counter and clock source */
671*4882a593Smuzhiyun 	writel(main_cfg->nocclk,
672*4882a593Smuzhiyun 	       SOCFPGA_CLKMGR_ADDRESS + CLKMGR_MAINPLL_NOC_CLK_OFFSET);
673*4882a593Smuzhiyun 	writel(main_cfg->mpuclk,
674*4882a593Smuzhiyun 	       SOCFPGA_CLKMGR_ADDRESS + CLKMGR_ALTERAGRP_MPU_CLK_OFFSET);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/* main_emaca_clk divider */
677*4882a593Smuzhiyun 	writel(main_cfg->cntr2clk_cnt, &clock_manager_base->main_pll.cntr2clk);
678*4882a593Smuzhiyun 	/* main_emacb_clk divider */
679*4882a593Smuzhiyun 	writel(main_cfg->cntr3clk_cnt, &clock_manager_base->main_pll.cntr3clk);
680*4882a593Smuzhiyun 	/* main_emac_ptp_clk divider */
681*4882a593Smuzhiyun 	writel(main_cfg->cntr4clk_cnt, &clock_manager_base->main_pll.cntr4clk);
682*4882a593Smuzhiyun 	/* main_gpio_db_clk divider */
683*4882a593Smuzhiyun 	writel(main_cfg->cntr5clk_cnt, &clock_manager_base->main_pll.cntr5clk);
684*4882a593Smuzhiyun 	/* main_sdmmc_clk divider */
685*4882a593Smuzhiyun 	writel(main_cfg->cntr6clk_cnt, &clock_manager_base->main_pll.cntr6clk);
686*4882a593Smuzhiyun 	/* main_s2f_user0_clk divider */
687*4882a593Smuzhiyun 	writel(main_cfg->cntr7clk_cnt |
688*4882a593Smuzhiyun 	       (main_cfg->cntr7clk_src << CLKMGR_MAINPLL_CNTR7CLK_SRC_LSB),
689*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.cntr7clk);
690*4882a593Smuzhiyun 	/* main_s2f_user1_clk divider */
691*4882a593Smuzhiyun 	writel(main_cfg->cntr8clk_cnt, &clock_manager_base->main_pll.cntr8clk);
692*4882a593Smuzhiyun 	/* main_hmc_pll_clk divider */
693*4882a593Smuzhiyun 	writel(main_cfg->cntr9clk_cnt |
694*4882a593Smuzhiyun 	       (main_cfg->cntr9clk_src << CLKMGR_MAINPLL_CNTR9CLK_SRC_LSB),
695*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.cntr9clk);
696*4882a593Smuzhiyun 	/* main_periph_ref_clk divider */
697*4882a593Smuzhiyun 	writel(main_cfg->cntr15clk_cnt,
698*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.cntr15clk);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	/* setup all the peripheral PLL counter and clock source */
701*4882a593Smuzhiyun 	/* peri_emaca_clk divider */
702*4882a593Smuzhiyun 	writel(per_cfg->cntr2clk_cnt |
703*4882a593Smuzhiyun 	       (per_cfg->cntr2clk_src << CLKMGR_PERPLL_CNTR2CLK_SRC_LSB),
704*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.cntr2clk);
705*4882a593Smuzhiyun 	/* peri_emacb_clk divider */
706*4882a593Smuzhiyun 	writel(per_cfg->cntr3clk_cnt |
707*4882a593Smuzhiyun 	       (per_cfg->cntr3clk_src << CLKMGR_PERPLL_CNTR3CLK_SRC_LSB),
708*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.cntr3clk);
709*4882a593Smuzhiyun 	/* peri_emac_ptp_clk divider */
710*4882a593Smuzhiyun 	writel(per_cfg->cntr4clk_cnt |
711*4882a593Smuzhiyun 	       (per_cfg->cntr4clk_src << CLKMGR_PERPLL_CNTR4CLK_SRC_LSB),
712*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.cntr4clk);
713*4882a593Smuzhiyun 	/* peri_gpio_db_clk divider */
714*4882a593Smuzhiyun 	writel(per_cfg->cntr5clk_cnt |
715*4882a593Smuzhiyun 	       (per_cfg->cntr5clk_src << CLKMGR_PERPLL_CNTR5CLK_SRC_LSB),
716*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.cntr5clk);
717*4882a593Smuzhiyun 	/* peri_sdmmc_clk divider */
718*4882a593Smuzhiyun 	writel(per_cfg->cntr6clk_cnt |
719*4882a593Smuzhiyun 	       (per_cfg->cntr6clk_src << CLKMGR_PERPLL_CNTR6CLK_SRC_LSB),
720*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.cntr6clk);
721*4882a593Smuzhiyun 	/* peri_s2f_user0_clk divider */
722*4882a593Smuzhiyun 	writel(per_cfg->cntr7clk_cnt, &clock_manager_base->per_pll.cntr7clk);
723*4882a593Smuzhiyun 	/* peri_s2f_user1_clk divider */
724*4882a593Smuzhiyun 	writel(per_cfg->cntr8clk_cnt |
725*4882a593Smuzhiyun 	       (per_cfg->cntr8clk_src << CLKMGR_PERPLL_CNTR8CLK_SRC_LSB),
726*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.cntr8clk);
727*4882a593Smuzhiyun 	/* peri_hmc_pll_clk divider */
728*4882a593Smuzhiyun 	writel(per_cfg->cntr9clk_cnt, &clock_manager_base->per_pll.cntr9clk);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/* setup all the external PLL counter */
731*4882a593Smuzhiyun 	/* mpu wrapper / external divider */
732*4882a593Smuzhiyun 	writel(main_cfg->mpuclk_cnt |
733*4882a593Smuzhiyun 	       (main_cfg->mpuclk_src << CLKMGR_MAINPLL_MPUCLK_SRC_LSB),
734*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.mpuclk);
735*4882a593Smuzhiyun 	/* NOC wrapper / external divider */
736*4882a593Smuzhiyun 	writel(main_cfg->nocclk_cnt |
737*4882a593Smuzhiyun 	       (main_cfg->nocclk_src << CLKMGR_MAINPLL_NOCCLK_SRC_LSB),
738*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.nocclk);
739*4882a593Smuzhiyun 	/* NOC subclock divider such as l4 */
740*4882a593Smuzhiyun 	writel(main_cfg->nocdiv_l4mainclk |
741*4882a593Smuzhiyun 	       (main_cfg->nocdiv_l4mpclk <<
742*4882a593Smuzhiyun 		CLKMGR_MAINPLL_NOCDIV_L4MPCLK_LSB) |
743*4882a593Smuzhiyun 	       (main_cfg->nocdiv_l4spclk <<
744*4882a593Smuzhiyun 		CLKMGR_MAINPLL_NOCDIV_L4SPCLK_LSB) |
745*4882a593Smuzhiyun 	       (main_cfg->nocdiv_csatclk <<
746*4882a593Smuzhiyun 		CLKMGR_MAINPLL_NOCDIV_CSATCLK_LSB) |
747*4882a593Smuzhiyun 	       (main_cfg->nocdiv_cstraceclk <<
748*4882a593Smuzhiyun 		CLKMGR_MAINPLL_NOCDIV_CSTRACECLK_LSB) |
749*4882a593Smuzhiyun 	       (main_cfg->nocdiv_cspdbclk <<
750*4882a593Smuzhiyun 		CLKMGR_MAINPLL_NOCDIV_CSPDBGCLK_LSB),
751*4882a593Smuzhiyun 		&clock_manager_base->main_pll.nocdiv);
752*4882a593Smuzhiyun 	/* gpio_db external divider */
753*4882a593Smuzhiyun 	writel(per_cfg->gpiodiv_gpiodbclk,
754*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.gpiodiv);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	/* setup the EMAC clock mux select */
757*4882a593Smuzhiyun 	writel((per_cfg->emacctl_emac0sel <<
758*4882a593Smuzhiyun 		CLKMGR_PERPLL_EMACCTL_EMAC0SEL_LSB) |
759*4882a593Smuzhiyun 	       (per_cfg->emacctl_emac1sel <<
760*4882a593Smuzhiyun 		CLKMGR_PERPLL_EMACCTL_EMAC1SEL_LSB) |
761*4882a593Smuzhiyun 	       (per_cfg->emacctl_emac2sel <<
762*4882a593Smuzhiyun 		CLKMGR_PERPLL_EMACCTL_EMAC2SEL_LSB),
763*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.emacctl);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* at this stage, check for PLL lock status */
766*4882a593Smuzhiyun 	cm_wait_for_lock(LOCKED_MASK);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/*
769*4882a593Smuzhiyun 	 * after locking, but before taking out of bypass,
770*4882a593Smuzhiyun 	 * assert/deassert outresetall
771*4882a593Smuzhiyun 	 */
772*4882a593Smuzhiyun 	/* assert mainpll outresetall */
773*4882a593Smuzhiyun 	setbits_le32(&clock_manager_base->main_pll.vco0,
774*4882a593Smuzhiyun 		     CLKMGR_MAINPLL_VCO0_OUTRSTALL_SET_MSK);
775*4882a593Smuzhiyun 	/* assert perpll outresetall */
776*4882a593Smuzhiyun 	setbits_le32(&clock_manager_base->per_pll.vco0,
777*4882a593Smuzhiyun 		     CLKMGR_PERPLL_VCO0_OUTRSTALL_SET_MSK);
778*4882a593Smuzhiyun 	/* de-assert mainpll outresetall */
779*4882a593Smuzhiyun 	clrbits_le32(&clock_manager_base->main_pll.vco0,
780*4882a593Smuzhiyun 		     CLKMGR_MAINPLL_VCO0_OUTRSTALL_SET_MSK);
781*4882a593Smuzhiyun 	/* de-assert perpll outresetall */
782*4882a593Smuzhiyun 	clrbits_le32(&clock_manager_base->per_pll.vco0,
783*4882a593Smuzhiyun 		     CLKMGR_PERPLL_VCO0_OUTRSTALL_SET_MSK);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	/* Take all PLLs out of bypass when boot mode is cleared. */
786*4882a593Smuzhiyun 	/* release mainpll from bypass */
787*4882a593Smuzhiyun 	writel(CLKMGR_MAINPLL_BYPASS_RESET,
788*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.bypassr);
789*4882a593Smuzhiyun 	/* wait till Clock Manager is not busy */
790*4882a593Smuzhiyun 	cm_wait_for_fsm();
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/* release perpll from bypass */
793*4882a593Smuzhiyun 	writel(CLKMGR_PERPLL_BYPASS_RESET,
794*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.bypassr);
795*4882a593Smuzhiyun 	/* wait till Clock Manager is not busy */
796*4882a593Smuzhiyun 	cm_wait_for_fsm();
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* clear boot mode */
799*4882a593Smuzhiyun 	clrbits_le32(&clock_manager_base->ctrl,
800*4882a593Smuzhiyun 		     CLKMGR_CLKMGR_CTL_BOOTMOD_SET_MSK);
801*4882a593Smuzhiyun 	/* wait till Clock Manager is not busy */
802*4882a593Smuzhiyun 	cm_wait_for_fsm();
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* At here, we need to ramp to final value if needed */
805*4882a593Smuzhiyun 	if (pll_ramp_main_hz != 0)
806*4882a593Smuzhiyun 		cm_pll_ramp_main(main_cfg, per_cfg, pll_ramp_main_hz);
807*4882a593Smuzhiyun 	if (pll_ramp_periph_hz != 0)
808*4882a593Smuzhiyun 		cm_pll_ramp_periph(main_cfg, per_cfg, pll_ramp_periph_hz);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	/* Now ungate non-hw-managed clocks */
811*4882a593Smuzhiyun 	writel(CLKMGR_MAINPLL_EN_S2FUSER0CLKEN_SET_MSK |
812*4882a593Smuzhiyun 		CLKMGR_MAINPLL_EN_HMCPLLREFCLKEN_SET_MSK,
813*4882a593Smuzhiyun 		&clock_manager_base->main_pll.ens);
814*4882a593Smuzhiyun 	writel(CLKMGR_PERPLL_EN_RESET, &clock_manager_base->per_pll.ens);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	/* Clear the loss lock and slip bits as they might set during
817*4882a593Smuzhiyun 	clock reconfiguration */
818*4882a593Smuzhiyun 	writel(CLKMGR_CLKMGR_INTR_MAINPLLLOST_SET_MSK |
819*4882a593Smuzhiyun 	       CLKMGR_CLKMGR_INTR_PERPLLLOST_SET_MSK |
820*4882a593Smuzhiyun 	       CLKMGR_CLKMGR_INTR_MAINPLLRFSLIP_SET_MSK |
821*4882a593Smuzhiyun 	       CLKMGR_CLKMGR_INTR_PERPLLRFSLIP_SET_MSK |
822*4882a593Smuzhiyun 	       CLKMGR_CLKMGR_INTR_MAINPLLFBSLIP_SET_MSK |
823*4882a593Smuzhiyun 	       CLKMGR_CLKMGR_INTR_PERPLLFBSLIP_SET_MSK,
824*4882a593Smuzhiyun 	       &clock_manager_base->intr);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
cm_use_intosc(void)829*4882a593Smuzhiyun void cm_use_intosc(void)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	setbits_le32(&clock_manager_base->ctrl,
832*4882a593Smuzhiyun 		     CLKMGR_CLKMGR_CTL_BOOTCLK_INTOSC_SET_MSK);
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
cm_get_noc_clk_hz(void)835*4882a593Smuzhiyun unsigned int cm_get_noc_clk_hz(void)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	unsigned int clk_src, divisor, nocclk, src_hz;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	nocclk = readl(&clock_manager_base->main_pll.nocclk);
840*4882a593Smuzhiyun 	clk_src = (nocclk >> CLKMGR_MAINPLL_NOCCLK_SRC_LSB) &
841*4882a593Smuzhiyun 		  CLKMGR_MAINPLL_NOCCLK_SRC_MSK;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	divisor = 1 + (nocclk & CLKMGR_MAINPLL_NOCDIV_MSK);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	if (clk_src == CLKMGR_PERPLLGRP_SRC_MAIN) {
846*4882a593Smuzhiyun 		src_hz = cm_get_main_vco_clk_hz();
847*4882a593Smuzhiyun 		src_hz /= 1 +
848*4882a593Smuzhiyun 		(readl(SOCFPGA_CLKMGR_ADDRESS + CLKMGR_MAINPLL_NOC_CLK_OFFSET) &
849*4882a593Smuzhiyun 		CLKMGR_MAINPLL_NOCCLK_CNT_MSK);
850*4882a593Smuzhiyun 	} else if (clk_src == CLKMGR_PERPLLGRP_SRC_PERI) {
851*4882a593Smuzhiyun 		src_hz = cm_get_per_vco_clk_hz();
852*4882a593Smuzhiyun 		src_hz /= 1 +
853*4882a593Smuzhiyun 		((readl(SOCFPGA_CLKMGR_ADDRESS +
854*4882a593Smuzhiyun 			CLKMGR_MAINPLL_NOC_CLK_OFFSET) >>
855*4882a593Smuzhiyun 			CLKMGR_MAINPLL_NOCCLK_PERICNT_LSB) &
856*4882a593Smuzhiyun 			CLKMGR_MAINPLL_NOCCLK_CNT_MSK);
857*4882a593Smuzhiyun 	} else if (clk_src == CLKMGR_PERPLLGRP_SRC_OSC1) {
858*4882a593Smuzhiyun 		src_hz = eosc1_hz;
859*4882a593Smuzhiyun 	} else if (clk_src == CLKMGR_PERPLLGRP_SRC_INTOSC) {
860*4882a593Smuzhiyun 		src_hz = cb_intosc_hz;
861*4882a593Smuzhiyun 	} else if (clk_src == CLKMGR_PERPLLGRP_SRC_FPGA) {
862*4882a593Smuzhiyun 		src_hz = f2s_free_hz;
863*4882a593Smuzhiyun 	} else {
864*4882a593Smuzhiyun 		src_hz = 0;
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	return src_hz / divisor;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun 
cm_get_l4_noc_hz(unsigned int nocdivshift)870*4882a593Smuzhiyun unsigned int cm_get_l4_noc_hz(unsigned int nocdivshift)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	unsigned int divisor2 = 1 <<
873*4882a593Smuzhiyun 		((readl(&clock_manager_base->main_pll.nocdiv) >>
874*4882a593Smuzhiyun 			nocdivshift) & CLKMGR_MAINPLL_NOCDIV_MSK);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	return cm_get_noc_clk_hz() / divisor2;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
cm_basic_init(const void * blob)879*4882a593Smuzhiyun int cm_basic_init(const void *blob)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	struct mainpll_cfg main_cfg;
882*4882a593Smuzhiyun 	struct perpll_cfg per_cfg;
883*4882a593Smuzhiyun 	struct alteragrp_cfg altrgrp_cfg;
884*4882a593Smuzhiyun 	int rval;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	/* initialize to zero for use case of optional node */
887*4882a593Smuzhiyun 	memset(&main_cfg, 0, sizeof(main_cfg));
888*4882a593Smuzhiyun 	memset(&per_cfg, 0, sizeof(per_cfg));
889*4882a593Smuzhiyun 	memset(&altrgrp_cfg, 0, sizeof(altrgrp_cfg));
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	rval = of_get_clk_cfg(blob, &main_cfg, &per_cfg, &altrgrp_cfg);
892*4882a593Smuzhiyun 	if (rval)
893*4882a593Smuzhiyun 		return rval;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	rval =  cm_full_cfg(&main_cfg, &per_cfg);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	cm_l4_main_clk_hz =
898*4882a593Smuzhiyun 		cm_get_l4_noc_hz(CLKMGR_MAINPLL_NOCDIV_L4MAINCLK_LSB);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	cm_l4_mp_clk_hz = cm_get_l4_noc_hz(CLKMGR_MAINPLL_NOCDIV_L4MPCLK_LSB);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	cm_l4_sp_clk_hz = cm_get_l4_sp_clk_hz();
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	cm_l4_sys_free_clk_hz = cm_get_noc_clk_hz() / 4;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	return rval;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun 
cm_get_mpu_clk_hz(void)909*4882a593Smuzhiyun unsigned long cm_get_mpu_clk_hz(void)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	u32 reg, clk_hz;
912*4882a593Smuzhiyun 	u32 clk_src, mainmpuclk_reg;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	mainmpuclk_reg = readl(&clock_manager_base->main_pll.mpuclk);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	clk_src = (mainmpuclk_reg >> CLKMGR_MAINPLL_MPUCLK_SRC_LSB) &
917*4882a593Smuzhiyun 		CLKMGR_MAINPLL_MPUCLK_SRC_MSK;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->altera.mpuclk);
920*4882a593Smuzhiyun 	/* Check MPU clock source: main, periph, osc1, intosc or f2s? */
921*4882a593Smuzhiyun 	switch (clk_src) {
922*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_MAIN:
923*4882a593Smuzhiyun 		clk_hz = cm_get_main_vco_clk_hz();
924*4882a593Smuzhiyun 		clk_hz /= (reg & CLKMGR_MAINPLL_MPUCLK_CNT_MSK) + 1;
925*4882a593Smuzhiyun 		break;
926*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_PERI:
927*4882a593Smuzhiyun 		clk_hz = cm_get_per_vco_clk_hz();
928*4882a593Smuzhiyun 		clk_hz /= (((reg >> CLKMGR_MAINPLL_MPUCLK_PERICNT_LSB) &
929*4882a593Smuzhiyun 			   CLKMGR_MAINPLL_MPUCLK_CNT_MSK) + 1);
930*4882a593Smuzhiyun 		break;
931*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_OSC1:
932*4882a593Smuzhiyun 		clk_hz = eosc1_hz;
933*4882a593Smuzhiyun 		break;
934*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_INTOSC:
935*4882a593Smuzhiyun 		clk_hz = cb_intosc_hz;
936*4882a593Smuzhiyun 		break;
937*4882a593Smuzhiyun 	case CLKMGR_MAINPLL_MPUCLK_SRC_FPGA:
938*4882a593Smuzhiyun 		clk_hz = f2s_free_hz;
939*4882a593Smuzhiyun 		break;
940*4882a593Smuzhiyun 	default:
941*4882a593Smuzhiyun 		printf("cm_get_mpu_clk_hz invalid clk_src %d\n", clk_src);
942*4882a593Smuzhiyun 		return 0;
943*4882a593Smuzhiyun 	}
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	clk_hz /= (mainmpuclk_reg & CLKMGR_MAINPLL_MPUCLK_CNT_MSK) + 1;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	return clk_hz;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
cm_get_per_vco_clk_hz(void)950*4882a593Smuzhiyun unsigned int cm_get_per_vco_clk_hz(void)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	u32 src_hz = 0;
953*4882a593Smuzhiyun 	u32 clk_src = 0;
954*4882a593Smuzhiyun 	u32 numer = 0;
955*4882a593Smuzhiyun 	u32 denom = 0;
956*4882a593Smuzhiyun 	u32 vco = 0;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	clk_src = readl(&clock_manager_base->per_pll.vco0);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	clk_src = (clk_src >> CLKMGR_PERPLL_VCO0_PSRC_LSB) &
961*4882a593Smuzhiyun 		CLKMGR_PERPLL_VCO0_PSRC_MSK;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	if (clk_src == CLKMGR_PERPLL_VCO0_PSRC_EOSC) {
964*4882a593Smuzhiyun 		src_hz = eosc1_hz;
965*4882a593Smuzhiyun 	} else if (clk_src == CLKMGR_PERPLL_VCO0_PSRC_E_INTOSC) {
966*4882a593Smuzhiyun 		src_hz = cb_intosc_hz;
967*4882a593Smuzhiyun 	} else if (clk_src == CLKMGR_PERPLL_VCO0_PSRC_F2S) {
968*4882a593Smuzhiyun 		src_hz = f2s_free_hz;
969*4882a593Smuzhiyun 	} else if (clk_src == CLKMGR_PERPLL_VCO0_PSRC_MAIN) {
970*4882a593Smuzhiyun 		src_hz = cm_get_main_vco_clk_hz();
971*4882a593Smuzhiyun 		src_hz /= (readl(&clock_manager_base->main_pll.cntr15clk) &
972*4882a593Smuzhiyun 			CLKMGR_MAINPLL_CNTRCLK_MSK) + 1;
973*4882a593Smuzhiyun 	} else {
974*4882a593Smuzhiyun 		printf("cm_get_per_vco_clk_hz invalid clk_src %d\n", clk_src);
975*4882a593Smuzhiyun 		return 0;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	vco = readl(&clock_manager_base->per_pll.vco1);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	numer = vco & CLKMGR_PERPLL_VCO1_NUMER_MSK;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	denom = (vco >> CLKMGR_PERPLL_VCO1_DENOM_LSB) &
983*4882a593Smuzhiyun 			CLKMGR_PERPLL_VCO1_DENOM_MSK;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	vco = src_hz;
986*4882a593Smuzhiyun 	vco /= 1 + denom;
987*4882a593Smuzhiyun 	vco *= 1 + numer;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	return vco;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
cm_get_main_vco_clk_hz(void)992*4882a593Smuzhiyun unsigned int cm_get_main_vco_clk_hz(void)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	u32 src_hz, numer, denom, vco;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	u32 clk_src = readl(&clock_manager_base->main_pll.vco0);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	clk_src = (clk_src >> CLKMGR_MAINPLL_VCO0_PSRC_LSB) &
999*4882a593Smuzhiyun 		CLKMGR_MAINPLL_VCO0_PSRC_MSK;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	if (clk_src == CLKMGR_MAINPLL_VCO0_PSRC_EOSC) {
1002*4882a593Smuzhiyun 		src_hz = eosc1_hz;
1003*4882a593Smuzhiyun 	} else if (clk_src == CLKMGR_MAINPLL_VCO0_PSRC_E_INTOSC) {
1004*4882a593Smuzhiyun 		src_hz = cb_intosc_hz;
1005*4882a593Smuzhiyun 	} else if (clk_src == CLKMGR_MAINPLL_VCO0_PSRC_F2S) {
1006*4882a593Smuzhiyun 		src_hz = f2s_free_hz;
1007*4882a593Smuzhiyun 	} else {
1008*4882a593Smuzhiyun 		printf("cm_get_main_vco_clk_hz invalid clk_src %d\n", clk_src);
1009*4882a593Smuzhiyun 		return 0;
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	vco = readl(&clock_manager_base->main_pll.vco1);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	numer = vco & CLKMGR_MAINPLL_VCO1_NUMER_MSK;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	denom = (vco >> CLKMGR_MAINPLL_VCO1_DENOM_LSB) &
1017*4882a593Smuzhiyun 			CLKMGR_MAINPLL_VCO1_DENOM_MSK;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	vco = src_hz;
1020*4882a593Smuzhiyun 	vco /= 1 + denom;
1021*4882a593Smuzhiyun 	vco *= 1 + numer;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	return vco;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
cm_get_l4_sp_clk_hz(void)1026*4882a593Smuzhiyun unsigned int cm_get_l4_sp_clk_hz(void)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	return cm_get_l4_noc_hz(CLKMGR_MAINPLL_NOCDIV_L4SPCLK_LSB);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
cm_get_mmc_controller_clk_hz(void)1031*4882a593Smuzhiyun unsigned int cm_get_mmc_controller_clk_hz(void)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	u32 clk_hz = 0;
1034*4882a593Smuzhiyun 	u32 clk_input = 0;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	clk_input = readl(&clock_manager_base->per_pll.cntr6clk);
1037*4882a593Smuzhiyun 	clk_input = (clk_input >> CLKMGR_PERPLL_CNTR6CLK_SRC_LSB) &
1038*4882a593Smuzhiyun 		CLKMGR_PERPLLGRP_SRC_MSK;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	switch (clk_input) {
1041*4882a593Smuzhiyun 	case CLKMGR_PERPLLGRP_SRC_MAIN:
1042*4882a593Smuzhiyun 		clk_hz = cm_get_main_vco_clk_hz();
1043*4882a593Smuzhiyun 		clk_hz /= 1 + (readl(&clock_manager_base->main_pll.cntr6clk) &
1044*4882a593Smuzhiyun 			CLKMGR_MAINPLL_CNTRCLK_MSK);
1045*4882a593Smuzhiyun 		break;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	case CLKMGR_PERPLLGRP_SRC_PERI:
1048*4882a593Smuzhiyun 		clk_hz = cm_get_per_vco_clk_hz();
1049*4882a593Smuzhiyun 		clk_hz /= 1 + (readl(&clock_manager_base->per_pll.cntr6clk) &
1050*4882a593Smuzhiyun 			CLKMGR_PERPLL_CNTRCLK_MSK);
1051*4882a593Smuzhiyun 		break;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	case CLKMGR_PERPLLGRP_SRC_OSC1:
1054*4882a593Smuzhiyun 		clk_hz = eosc1_hz;
1055*4882a593Smuzhiyun 		break;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	case CLKMGR_PERPLLGRP_SRC_INTOSC:
1058*4882a593Smuzhiyun 		clk_hz = cb_intosc_hz;
1059*4882a593Smuzhiyun 		break;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	case CLKMGR_PERPLLGRP_SRC_FPGA:
1062*4882a593Smuzhiyun 		clk_hz = f2s_free_hz;
1063*4882a593Smuzhiyun 		break;
1064*4882a593Smuzhiyun 	}
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	return clk_hz / 4;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
cm_get_spi_controller_clk_hz(void)1069*4882a593Smuzhiyun unsigned int cm_get_spi_controller_clk_hz(void)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	return cm_get_l4_noc_hz(CLKMGR_MAINPLL_NOCDIV_L4MPCLK_LSB);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
cm_get_qspi_controller_clk_hz(void)1074*4882a593Smuzhiyun unsigned int cm_get_qspi_controller_clk_hz(void)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun 	return  cm_get_l4_noc_hz(CLKMGR_MAINPLL_NOCDIV_L4MAINCLK_LSB);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
cm_print_clock_quick_summary(void)1079*4882a593Smuzhiyun void cm_print_clock_quick_summary(void)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun 	printf("MPU       %10ld kHz\n", cm_get_mpu_clk_hz() / 1000);
1082*4882a593Smuzhiyun 	printf("MMC         %8d kHz\n", cm_get_mmc_controller_clk_hz() / 1000);
1083*4882a593Smuzhiyun 	printf("QSPI        %8d kHz\n", cm_get_qspi_controller_clk_hz() / 1000);
1084*4882a593Smuzhiyun 	printf("SPI         %8d kHz\n", cm_get_spi_controller_clk_hz() / 1000);
1085*4882a593Smuzhiyun 	printf("EOSC1       %8d kHz\n", eosc1_hz / 1000);
1086*4882a593Smuzhiyun 	printf("cb_intosc   %8d kHz\n", cb_intosc_hz / 1000);
1087*4882a593Smuzhiyun 	printf("f2s_free    %8d kHz\n", f2s_free_hz / 1000);
1088*4882a593Smuzhiyun 	printf("Main VCO    %8d kHz\n", cm_get_main_vco_clk_hz() / 1000);
1089*4882a593Smuzhiyun 	printf("NOC         %8d kHz\n", cm_get_noc_clk_hz() / 1000);
1090*4882a593Smuzhiyun 	printf("L4 Main	    %8d kHz\n",
1091*4882a593Smuzhiyun 	       cm_get_l4_noc_hz(CLKMGR_MAINPLL_NOCDIV_L4MAINCLK_LSB) / 1000);
1092*4882a593Smuzhiyun 	printf("L4 MP       %8d kHz\n",
1093*4882a593Smuzhiyun 	       cm_get_l4_noc_hz(CLKMGR_MAINPLL_NOCDIV_L4MPCLK_LSB) / 1000);
1094*4882a593Smuzhiyun 	printf("L4 SP       %8d kHz\n", cm_get_l4_sp_clk_hz() / 1000);
1095*4882a593Smuzhiyun 	printf("L4 sys free %8d kHz\n", cm_l4_sys_free_clk_hz / 1000);
1096*4882a593Smuzhiyun }
1097