1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Based on original Kirorion5x_ood support which is
5*4882a593Smuzhiyun * (C) Copyright 2009
6*4882a593Smuzhiyun * Marvell Semiconductor <www.marvell.com>
7*4882a593Smuzhiyun * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef _ORION5X_CPU_H
13*4882a593Smuzhiyun #define _ORION5X_CPU_H
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/system.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #ifndef __ASSEMBLY__
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define ORION5X_CPU_WIN_CTRL_DATA(size, target, attr, en) (en | (target << 4) \
20*4882a593Smuzhiyun | (attr << 8) | (orion5x_winctrl_calcsize(size) << 16))
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define ORION5XGBE_PORT_SERIAL_CONTROL1_REG(_x) \
23*4882a593Smuzhiyun ((_x ? ORION5X_EGIGA0_BASE : ORION5X_EGIGA1_BASE) + 0x44c)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun enum memory_bank {
26*4882a593Smuzhiyun BANK0,
27*4882a593Smuzhiyun BANK1,
28*4882a593Smuzhiyun BANK2,
29*4882a593Smuzhiyun BANK3
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun enum orion5x_cpu_winen {
33*4882a593Smuzhiyun ORION5X_WIN_DISABLE,
34*4882a593Smuzhiyun ORION5X_WIN_ENABLE
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun enum orion5x_cpu_target {
38*4882a593Smuzhiyun ORION5X_TARGET_DRAM = 0,
39*4882a593Smuzhiyun ORION5X_TARGET_DEVICE = 1,
40*4882a593Smuzhiyun ORION5X_TARGET_PCI = 3,
41*4882a593Smuzhiyun ORION5X_TARGET_PCIE = 4,
42*4882a593Smuzhiyun ORION5X_TARGET_SASRAM = 9
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun enum orion5x_cpu_attrib {
46*4882a593Smuzhiyun ORION5X_ATTR_DRAM_CS0 = 0x0e,
47*4882a593Smuzhiyun ORION5X_ATTR_DRAM_CS1 = 0x0d,
48*4882a593Smuzhiyun ORION5X_ATTR_DRAM_CS2 = 0x0b,
49*4882a593Smuzhiyun ORION5X_ATTR_DRAM_CS3 = 0x07,
50*4882a593Smuzhiyun ORION5X_ATTR_PCI_MEM = 0x59,
51*4882a593Smuzhiyun ORION5X_ATTR_PCI_IO = 0x51,
52*4882a593Smuzhiyun ORION5X_ATTR_PCIE_MEM = 0x59,
53*4882a593Smuzhiyun ORION5X_ATTR_PCIE_IO = 0x51,
54*4882a593Smuzhiyun ORION5X_ATTR_SASRAM = 0x00,
55*4882a593Smuzhiyun ORION5X_ATTR_DEV_CS0 = 0x1e,
56*4882a593Smuzhiyun ORION5X_ATTR_DEV_CS1 = 0x1d,
57*4882a593Smuzhiyun ORION5X_ATTR_DEV_CS2 = 0x1b,
58*4882a593Smuzhiyun ORION5X_ATTR_BOOTROM = 0x0f
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * Device Address MAP BAR values
63*4882a593Smuzhiyun *
64*4882a593Smuzhiyun * All addresses and sizes not defined by board code
65*4882a593Smuzhiyun * will be given default values here.
66*4882a593Smuzhiyun */
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #if !defined (ORION5X_ADR_PCIE_MEM)
69*4882a593Smuzhiyun #define ORION5X_ADR_PCIE_MEM 0x90000000
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #if !defined (ORION5X_ADR_PCIE_MEM_REMAP_LO)
73*4882a593Smuzhiyun #define ORION5X_ADR_PCIE_MEM_REMAP_LO 0x90000000
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #if !defined (ORION5X_ADR_PCIE_MEM_REMAP_HI)
77*4882a593Smuzhiyun #define ORION5X_ADR_PCIE_MEM_REMAP_HI 0
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #if !defined (ORION5X_SZ_PCIE_MEM)
81*4882a593Smuzhiyun #define ORION5X_SZ_PCIE_MEM (128*1024*1024)
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #if !defined (ORION5X_ADR_PCIE_IO)
85*4882a593Smuzhiyun #define ORION5X_ADR_PCIE_IO 0xf0000000
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #if !defined (ORION5X_ADR_PCIE_IO_REMAP_LO)
89*4882a593Smuzhiyun #define ORION5X_ADR_PCIE_IO_REMAP_LO 0xf0000000
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #if !defined (ORION5X_ADR_PCIE_IO_REMAP_HI)
93*4882a593Smuzhiyun #define ORION5X_ADR_PCIE_IO_REMAP_HI 0
94*4882a593Smuzhiyun #endif
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #if !defined (ORION5X_SZ_PCIE_IO)
97*4882a593Smuzhiyun #define ORION5X_SZ_PCIE_IO (64*1024)
98*4882a593Smuzhiyun #endif
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #if !defined (ORION5X_ADR_PCI_MEM)
101*4882a593Smuzhiyun #define ORION5X_ADR_PCI_MEM 0x98000000
102*4882a593Smuzhiyun #endif
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #if !defined (ORION5X_SZ_PCI_MEM)
105*4882a593Smuzhiyun #define ORION5X_SZ_PCI_MEM (128*1024*1024)
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #if !defined (ORION5X_ADR_PCI_IO)
109*4882a593Smuzhiyun #define ORION5X_ADR_PCI_IO 0xf0100000
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #if !defined (ORION5X_SZ_PCI_IO)
113*4882a593Smuzhiyun #define ORION5X_SZ_PCI_IO (64*1024)
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #if !defined (ORION5X_ADR_DEV_CS0)
117*4882a593Smuzhiyun #define ORION5X_ADR_DEV_CS0 0xfa000000
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #if !defined (ORION5X_SZ_DEV_CS0)
121*4882a593Smuzhiyun #define ORION5X_SZ_DEV_CS0 (2*1024*1024)
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #if !defined (ORION5X_ADR_DEV_CS1)
125*4882a593Smuzhiyun #define ORION5X_ADR_DEV_CS1 0xf8000000
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #if !defined (ORION5X_SZ_DEV_CS1)
129*4882a593Smuzhiyun #define ORION5X_SZ_DEV_CS1 (32*1024*1024)
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #if !defined (ORION5X_ADR_DEV_CS2)
133*4882a593Smuzhiyun #define ORION5X_ADR_DEV_CS2 0xfa800000
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #if !defined (ORION5X_SZ_DEV_CS2)
137*4882a593Smuzhiyun #define ORION5X_SZ_DEV_CS2 (1*1024*1024)
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #if !defined (ORION5X_ADR_BOOTROM)
141*4882a593Smuzhiyun #define ORION5X_ADR_BOOTROM 0xFFF80000
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #if !defined (ORION5X_SZ_BOOTROM)
145*4882a593Smuzhiyun #define ORION5X_SZ_BOOTROM (512*1024)
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * PCIE registers are used for SoC device ID and revision
150*4882a593Smuzhiyun */
151*4882a593Smuzhiyun #define PCIE_DEV_ID_OFF (ORION5X_REG_PCIE_BASE + 0x0000)
152*4882a593Smuzhiyun #define PCIE_DEV_REV_OFF (ORION5X_REG_PCIE_BASE + 0x0008)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * The following definitions are intended for identifying
156*4882a593Smuzhiyun * the real device and revision on which u-boot is running
157*4882a593Smuzhiyun * even if it was compiled only for a specific one. Thus,
158*4882a593Smuzhiyun * these constants must not be considered chip-specific.
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Orion-1 (88F5181) and Orion-VoIP (88F5181L) */
162*4882a593Smuzhiyun #define MV88F5181_DEV_ID 0x5181
163*4882a593Smuzhiyun #define MV88F5181_REV_B1 3
164*4882a593Smuzhiyun #define MV88F5181L_REV_A0 8
165*4882a593Smuzhiyun #define MV88F5181L_REV_A1 9
166*4882a593Smuzhiyun /* Orion-NAS (88F5182) */
167*4882a593Smuzhiyun #define MV88F5182_DEV_ID 0x5182
168*4882a593Smuzhiyun #define MV88F5182_REV_A2 2
169*4882a593Smuzhiyun /* Orion-2 (88F5281) */
170*4882a593Smuzhiyun #define MV88F5281_DEV_ID 0x5281
171*4882a593Smuzhiyun #define MV88F5281_REV_D0 4
172*4882a593Smuzhiyun #define MV88F5281_REV_D1 5
173*4882a593Smuzhiyun #define MV88F5281_REV_D2 6
174*4882a593Smuzhiyun /* Orion-1-90 (88F6183) */
175*4882a593Smuzhiyun #define MV88F6183_DEV_ID 0x6183
176*4882a593Smuzhiyun #define MV88F6183_REV_B0 3
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * read feroceon core extra feature register
180*4882a593Smuzhiyun * using co-proc instruction
181*4882a593Smuzhiyun */
readfr_extra_feature_reg(void)182*4882a593Smuzhiyun static inline unsigned int readfr_extra_feature_reg(void)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun unsigned int val;
185*4882a593Smuzhiyun asm volatile ("mrc p15, 1, %0, c15, c1, 0 @ readfr exfr" : "=r"
186*4882a593Smuzhiyun (val) : : "cc");
187*4882a593Smuzhiyun return val;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun * write feroceon core extra feature register
192*4882a593Smuzhiyun * using co-proc instruction
193*4882a593Smuzhiyun */
writefr_extra_feature_reg(unsigned int val)194*4882a593Smuzhiyun static inline void writefr_extra_feature_reg(unsigned int val)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun asm volatile ("mcr p15, 1, %0, c15, c1, 0 @ writefr exfr" : : "r"
197*4882a593Smuzhiyun (val) : "cc");
198*4882a593Smuzhiyun isb();
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * AHB to Mbus Bridge Registers
203*4882a593Smuzhiyun * Source: 88F5182 User Manual, Appendix A, section A.4
204*4882a593Smuzhiyun * Note: only windows 0 and 1 have remap capability.
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun struct orion5x_win_registers {
207*4882a593Smuzhiyun u32 ctrl;
208*4882a593Smuzhiyun u32 base;
209*4882a593Smuzhiyun u32 remap_lo;
210*4882a593Smuzhiyun u32 remap_hi;
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * CPU control and status Registers
215*4882a593Smuzhiyun * Source: 88F5182 User Manual, Appendix A, section A.4
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun struct orion5x_cpu_registers {
218*4882a593Smuzhiyun u32 config; /*0x20100 */
219*4882a593Smuzhiyun u32 ctrl_stat; /*0x20104 */
220*4882a593Smuzhiyun u32 rstoutn_mask; /* 0x20108 */
221*4882a593Smuzhiyun u32 sys_soft_rst; /* 0x2010C */
222*4882a593Smuzhiyun u32 ahb_mbus_cause_irq; /* 0x20110 */
223*4882a593Smuzhiyun u32 ahb_mbus_mask_irq; /* 0x20114 */
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * DDR SDRAM Controller Address Decode Registers
228*4882a593Smuzhiyun * Source: 88F5182 User Manual, Appendix A, section A.5.1
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun struct orion5x_ddr_addr_decode_registers {
231*4882a593Smuzhiyun u32 base;
232*4882a593Smuzhiyun u32 size;
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * functions
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun u32 orion5x_device_id(void);
239*4882a593Smuzhiyun u32 orion5x_device_rev(void);
240*4882a593Smuzhiyun unsigned int orion5x_winctrl_calcsize(unsigned int sizeval);
241*4882a593Smuzhiyun void timer_init_r(void);
242*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
243*4882a593Smuzhiyun #endif /* _ORION5X_CPU_H */
244