xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-orion5x/cpu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on original Kirkwood support which is
5*4882a593Smuzhiyun  * (C) Copyright 2009
6*4882a593Smuzhiyun  * Marvell Semiconductor <www.marvell.com>
7*4882a593Smuzhiyun  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <netdev.h>
14*4882a593Smuzhiyun #include <asm/cache.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <u-boot/md5.h>
17*4882a593Smuzhiyun #include <asm/arch/cpu.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define BUFLEN	16
20*4882a593Smuzhiyun 
reset_cpu(unsigned long ignored)21*4882a593Smuzhiyun void reset_cpu(unsigned long ignored)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	struct orion5x_cpu_registers *cpureg =
24*4882a593Smuzhiyun 	    (struct orion5x_cpu_registers *)ORION5X_CPU_REG_BASE;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	writel(readl(&cpureg->rstoutn_mask) | (1 << 2),
27*4882a593Smuzhiyun 		&cpureg->rstoutn_mask);
28*4882a593Smuzhiyun 	writel(readl(&cpureg->sys_soft_rst) | 1,
29*4882a593Smuzhiyun 		&cpureg->sys_soft_rst);
30*4882a593Smuzhiyun 	while (1)
31*4882a593Smuzhiyun 		;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * Compute Window Size field value from size expressed in bytes
36*4882a593Smuzhiyun  * Used with the Base register to set the address window size and location.
37*4882a593Smuzhiyun  * Must be programmed from LSB to MSB as sequence of ones followed by
38*4882a593Smuzhiyun  * sequence of zeros. The number of ones specifies the size of the window in
39*4882a593Smuzhiyun  * 64 KiB granularity (e.g., a value of 0x00FF specifies 256 = 16 MiB).
40*4882a593Smuzhiyun  * NOTES:
41*4882a593Smuzhiyun  * 1) A sizeval equal to 0x0 specifies 4 GiB.
42*4882a593Smuzhiyun  * 2) A return value of 0x0 specifies 64 KiB.
43*4882a593Smuzhiyun  */
orion5x_winctrl_calcsize(unsigned int sizeval)44*4882a593Smuzhiyun unsigned int orion5x_winctrl_calcsize(unsigned int sizeval)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	/*
47*4882a593Smuzhiyun 	 * Calculate the number of 64 KiB blocks needed minus one (rounding up).
48*4882a593Smuzhiyun 	 * For sizeval > 0 this is equivalent to:
49*4882a593Smuzhiyun 	 * sizeval = (u32) ceil((double) sizeval / 65536.0) - 1
50*4882a593Smuzhiyun 	 */
51*4882a593Smuzhiyun 	sizeval = (sizeval - 1) >> 16;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	/*
54*4882a593Smuzhiyun 	 * Propagate 'one' bits to the right by 'oring' them.
55*4882a593Smuzhiyun 	 * We need only treat bits 15-0.
56*4882a593Smuzhiyun 	 */
57*4882a593Smuzhiyun 	sizeval |= sizeval >> 1;  /* 'Or' bit 15 onto bit 14 */
58*4882a593Smuzhiyun 	sizeval |= sizeval >> 2;  /* 'Or' bits 15-14 onto bits 13-12 */
59*4882a593Smuzhiyun 	sizeval |= sizeval >> 4;  /* 'Or' bits 15-12 onto bits 11-8 */
60*4882a593Smuzhiyun 	sizeval |= sizeval >> 8;  /* 'Or' bits 15-8 onto bits 7-0*/
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	return sizeval;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun  * orion5x_config_adr_windows - Configure address Windows
67*4882a593Smuzhiyun  *
68*4882a593Smuzhiyun  * There are 8 address windows supported by Orion5x Soc to addess different
69*4882a593Smuzhiyun  * devices. Each window can be configured for size, BAR and remap addr
70*4882a593Smuzhiyun  * Below configuration is standard for most of the cases
71*4882a593Smuzhiyun  *
72*4882a593Smuzhiyun  * If remap function not used, remap_lo must be set as base
73*4882a593Smuzhiyun  *
74*4882a593Smuzhiyun  * NOTES:
75*4882a593Smuzhiyun  *
76*4882a593Smuzhiyun  * 1) in order to avoid windows with inconsistent control and base values
77*4882a593Smuzhiyun  *    (which could prevent access to BOOTCS and hence execution from FLASH)
78*4882a593Smuzhiyun  *    always disable window before writing the base value then reenable it
79*4882a593Smuzhiyun  *    by writing the control value.
80*4882a593Smuzhiyun  *
81*4882a593Smuzhiyun  * 2) in order to avoid losing access to BOOTCS when disabling window 7,
82*4882a593Smuzhiyun  *    first configure window 6 for BOOTCS, then configure window 7 for BOOTCS,
83*4882a593Smuzhiyun  *    then configure windows 6 for its own target.
84*4882a593Smuzhiyun  *
85*4882a593Smuzhiyun  * Reference Documentation:
86*4882a593Smuzhiyun  * Mbus-L to Mbus Bridge Registers Configuration.
87*4882a593Smuzhiyun  * (Sec 25.1 and 25.3 of Datasheet)
88*4882a593Smuzhiyun  */
orion5x_config_adr_windows(void)89*4882a593Smuzhiyun int orion5x_config_adr_windows(void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct orion5x_win_registers *winregs =
92*4882a593Smuzhiyun 		(struct orion5x_win_registers *)ORION5X_CPU_WIN_BASE;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* Disable window 0, configure it for its intended target, enable it. */
95*4882a593Smuzhiyun 	writel(0, &winregs[0].ctrl);
96*4882a593Smuzhiyun 	writel(ORION5X_ADR_PCIE_MEM, &winregs[0].base);
97*4882a593Smuzhiyun 	writel(ORION5X_ADR_PCIE_MEM_REMAP_LO, &winregs[0].remap_lo);
98*4882a593Smuzhiyun 	writel(ORION5X_ADR_PCIE_MEM_REMAP_HI, &winregs[0].remap_hi);
99*4882a593Smuzhiyun 	writel(ORION5X_CPU_WIN_CTRL_DATA(ORION5X_SZ_PCIE_MEM,
100*4882a593Smuzhiyun 		ORION5X_TARGET_PCIE, ORION5X_ATTR_PCIE_MEM,
101*4882a593Smuzhiyun 		ORION5X_WIN_ENABLE), &winregs[0].ctrl);
102*4882a593Smuzhiyun /* Disable window 1, configure it for its intended target, enable it. */
103*4882a593Smuzhiyun 	writel(0, &winregs[1].ctrl);
104*4882a593Smuzhiyun 	writel(ORION5X_ADR_PCIE_IO, &winregs[1].base);
105*4882a593Smuzhiyun 	writel(ORION5X_ADR_PCIE_IO_REMAP_LO, &winregs[1].remap_lo);
106*4882a593Smuzhiyun 	writel(ORION5X_ADR_PCIE_IO_REMAP_HI, &winregs[1].remap_hi);
107*4882a593Smuzhiyun 	writel(ORION5X_CPU_WIN_CTRL_DATA(ORION5X_SZ_PCIE_IO,
108*4882a593Smuzhiyun 		ORION5X_TARGET_PCIE, ORION5X_ATTR_PCIE_IO,
109*4882a593Smuzhiyun 		ORION5X_WIN_ENABLE), &winregs[1].ctrl);
110*4882a593Smuzhiyun /* Disable window 2, configure it for its intended target, enable it. */
111*4882a593Smuzhiyun 	writel(0, &winregs[2].ctrl);
112*4882a593Smuzhiyun 	writel(ORION5X_ADR_PCI_MEM, &winregs[2].base);
113*4882a593Smuzhiyun 	writel(ORION5X_CPU_WIN_CTRL_DATA(ORION5X_SZ_PCI_MEM,
114*4882a593Smuzhiyun 		ORION5X_TARGET_PCI, ORION5X_ATTR_PCI_MEM,
115*4882a593Smuzhiyun 		ORION5X_WIN_ENABLE), &winregs[2].ctrl);
116*4882a593Smuzhiyun /* Disable window 3, configure it for its intended target, enable it. */
117*4882a593Smuzhiyun 	writel(0, &winregs[3].ctrl);
118*4882a593Smuzhiyun 	writel(ORION5X_ADR_PCI_IO, &winregs[3].base);
119*4882a593Smuzhiyun 	writel(ORION5X_CPU_WIN_CTRL_DATA(ORION5X_SZ_PCI_IO,
120*4882a593Smuzhiyun 		ORION5X_TARGET_PCI, ORION5X_ATTR_PCI_IO,
121*4882a593Smuzhiyun 		ORION5X_WIN_ENABLE), &winregs[3].ctrl);
122*4882a593Smuzhiyun /* Disable window 4, configure it for its intended target, enable it. */
123*4882a593Smuzhiyun 	writel(0, &winregs[4].ctrl);
124*4882a593Smuzhiyun 	writel(ORION5X_ADR_DEV_CS0, &winregs[4].base);
125*4882a593Smuzhiyun 	writel(ORION5X_CPU_WIN_CTRL_DATA(ORION5X_SZ_DEV_CS0,
126*4882a593Smuzhiyun 		ORION5X_TARGET_DEVICE, ORION5X_ATTR_DEV_CS0,
127*4882a593Smuzhiyun 		ORION5X_WIN_ENABLE), &winregs[4].ctrl);
128*4882a593Smuzhiyun /* Disable window 5, configure it for its intended target, enable it. */
129*4882a593Smuzhiyun 	writel(0, &winregs[5].ctrl);
130*4882a593Smuzhiyun 	writel(ORION5X_ADR_DEV_CS1, &winregs[5].base);
131*4882a593Smuzhiyun 	writel(ORION5X_CPU_WIN_CTRL_DATA(ORION5X_SZ_DEV_CS1,
132*4882a593Smuzhiyun 		ORION5X_TARGET_DEVICE, ORION5X_ATTR_DEV_CS1,
133*4882a593Smuzhiyun 		ORION5X_WIN_ENABLE), &winregs[5].ctrl);
134*4882a593Smuzhiyun /* Disable window 6, configure it for FLASH, enable it. */
135*4882a593Smuzhiyun 	writel(0, &winregs[6].ctrl);
136*4882a593Smuzhiyun 	writel(ORION5X_ADR_BOOTROM, &winregs[6].base);
137*4882a593Smuzhiyun 	writel(ORION5X_CPU_WIN_CTRL_DATA(ORION5X_SZ_BOOTROM,
138*4882a593Smuzhiyun 		ORION5X_TARGET_DEVICE, ORION5X_ATTR_BOOTROM,
139*4882a593Smuzhiyun 		ORION5X_WIN_ENABLE), &winregs[6].ctrl);
140*4882a593Smuzhiyun /* Disable window 7, configure it for FLASH, enable it. */
141*4882a593Smuzhiyun 	writel(0, &winregs[7].ctrl);
142*4882a593Smuzhiyun 	writel(ORION5X_ADR_BOOTROM, &winregs[7].base);
143*4882a593Smuzhiyun 	writel(ORION5X_CPU_WIN_CTRL_DATA(ORION5X_SZ_BOOTROM,
144*4882a593Smuzhiyun 		ORION5X_TARGET_DEVICE, ORION5X_ATTR_BOOTROM,
145*4882a593Smuzhiyun 		ORION5X_WIN_ENABLE), &winregs[7].ctrl);
146*4882a593Smuzhiyun /* Disable window 6, configure it for its intended target, enable it. */
147*4882a593Smuzhiyun 	writel(0, &winregs[6].ctrl);
148*4882a593Smuzhiyun 	writel(ORION5X_ADR_DEV_CS2, &winregs[6].base);
149*4882a593Smuzhiyun 	writel(ORION5X_CPU_WIN_CTRL_DATA(ORION5X_SZ_DEV_CS2,
150*4882a593Smuzhiyun 		ORION5X_TARGET_DEVICE, ORION5X_ATTR_DEV_CS2,
151*4882a593Smuzhiyun 		ORION5X_WIN_ENABLE), &winregs[6].ctrl);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun  * Orion5x identification is done through PCIE space.
158*4882a593Smuzhiyun  */
159*4882a593Smuzhiyun 
orion5x_device_id(void)160*4882a593Smuzhiyun u32 orion5x_device_id(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	return readl(PCIE_DEV_ID_OFF) >> 16;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
orion5x_device_rev(void)165*4882a593Smuzhiyun u32 orion5x_device_rev(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	return readl(PCIE_DEV_REV_OFF) & 0xff;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #if defined(CONFIG_DISPLAY_CPUINFO)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* Display device and revision IDs.
173*4882a593Smuzhiyun  * This function must cover all known device/revision
174*4882a593Smuzhiyun  * combinations, not only the one for which u-boot is
175*4882a593Smuzhiyun  * compiled; this way, one can identify actual HW in
176*4882a593Smuzhiyun  * case of a mismatch.
177*4882a593Smuzhiyun  */
print_cpuinfo(void)178*4882a593Smuzhiyun int print_cpuinfo(void)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	char dev_str[7]; /* room enough for 0x0000 plus null byte */
181*4882a593Smuzhiyun 	char rev_str[5]; /* room enough for 0x00 plus null byte */
182*4882a593Smuzhiyun 	char *dev_name = NULL;
183*4882a593Smuzhiyun 	char *rev_name = NULL;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	u32 dev = orion5x_device_id();
186*4882a593Smuzhiyun 	u32 rev = orion5x_device_rev();
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (dev == MV88F5181_DEV_ID) {
189*4882a593Smuzhiyun 		dev_name = "MV88F5181";
190*4882a593Smuzhiyun 		if (rev == MV88F5181_REV_B1)
191*4882a593Smuzhiyun 			rev_name = "B1";
192*4882a593Smuzhiyun 		else if (rev == MV88F5181L_REV_A1) {
193*4882a593Smuzhiyun 			dev_name = "MV88F5181L";
194*4882a593Smuzhiyun 			rev_name = "A1";
195*4882a593Smuzhiyun 		} else if (rev == MV88F5181L_REV_A0) {
196*4882a593Smuzhiyun 			dev_name = "MV88F5181L";
197*4882a593Smuzhiyun 			rev_name = "A0";
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 	} else if (dev == MV88F5182_DEV_ID) {
200*4882a593Smuzhiyun 		dev_name = "MV88F5182";
201*4882a593Smuzhiyun 		if (rev == MV88F5182_REV_A2)
202*4882a593Smuzhiyun 			rev_name = "A2";
203*4882a593Smuzhiyun 	} else if (dev == MV88F5281_DEV_ID) {
204*4882a593Smuzhiyun 		dev_name = "MV88F5281";
205*4882a593Smuzhiyun 		if (rev == MV88F5281_REV_D2)
206*4882a593Smuzhiyun 			rev_name = "D2";
207*4882a593Smuzhiyun 		else if (rev == MV88F5281_REV_D1)
208*4882a593Smuzhiyun 			rev_name = "D1";
209*4882a593Smuzhiyun 		else if (rev == MV88F5281_REV_D0)
210*4882a593Smuzhiyun 			rev_name = "D0";
211*4882a593Smuzhiyun 	} else if (dev == MV88F6183_DEV_ID) {
212*4882a593Smuzhiyun 		dev_name = "MV88F6183";
213*4882a593Smuzhiyun 		if (rev == MV88F6183_REV_B0)
214*4882a593Smuzhiyun 			rev_name = "B0";
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 	if (dev_name == NULL) {
217*4882a593Smuzhiyun 		sprintf(dev_str, "0x%04x", dev);
218*4882a593Smuzhiyun 		dev_name = dev_str;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 	if (rev_name == NULL) {
221*4882a593Smuzhiyun 		sprintf(rev_str, "0x%02x", rev);
222*4882a593Smuzhiyun 		rev_name = rev_str;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	printf("SoC:   Orion5x %s-%s\n", dev_name, rev_name);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun #endif /* CONFIG_DISPLAY_CPUINFO */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #ifdef CONFIG_ARCH_CPU_INIT
arch_cpu_init(void)232*4882a593Smuzhiyun int arch_cpu_init(void)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	/* Enable and invalidate L2 cache in write through mode */
235*4882a593Smuzhiyun 	invalidate_l2_cache();
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
238*4882a593Smuzhiyun 	orion5x_config_adr_windows();
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun #endif /* CONFIG_ARCH_CPU_INIT */
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun  * SOC specific misc init
247*4882a593Smuzhiyun  */
248*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MISC_INIT)
arch_misc_init(void)249*4882a593Smuzhiyun int arch_misc_init(void)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	u32 temp;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/*CPU streaming & write allocate */
254*4882a593Smuzhiyun 	temp = readfr_extra_feature_reg();
255*4882a593Smuzhiyun 	temp &= ~(1 << 28);	/* disable wr alloc */
256*4882a593Smuzhiyun 	writefr_extra_feature_reg(temp);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	temp = readfr_extra_feature_reg();
259*4882a593Smuzhiyun 	temp &= ~(1 << 29);	/* streaming disabled */
260*4882a593Smuzhiyun 	writefr_extra_feature_reg(temp);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* L2Cache settings */
263*4882a593Smuzhiyun 	temp = readfr_extra_feature_reg();
264*4882a593Smuzhiyun 	/* Disable L2C pre fetch - Set bit 24 */
265*4882a593Smuzhiyun 	temp |= (1 << 24);
266*4882a593Smuzhiyun 	/* enable L2C - Set bit 22 */
267*4882a593Smuzhiyun 	temp |= (1 << 22);
268*4882a593Smuzhiyun 	writefr_extra_feature_reg(temp);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	icache_enable();
271*4882a593Smuzhiyun 	/* Change reset vector to address 0x0 */
272*4882a593Smuzhiyun 	temp = get_cr();
273*4882a593Smuzhiyun 	set_cr(temp & ~CR_V);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Set CPIOs and MPPs - values provided by board
276*4882a593Smuzhiyun 	   include file */
277*4882a593Smuzhiyun 	writel(ORION5X_MPP0_7, ORION5X_MPP_BASE+0x00);
278*4882a593Smuzhiyun 	writel(ORION5X_MPP8_15, ORION5X_MPP_BASE+0x04);
279*4882a593Smuzhiyun 	writel(ORION5X_MPP16_23, ORION5X_MPP_BASE+0x50);
280*4882a593Smuzhiyun 	writel(ORION5X_GPIO_OUT_VALUE, ORION5X_GPIO_BASE+0x00);
281*4882a593Smuzhiyun 	writel(ORION5X_GPIO_OUT_ENABLE, ORION5X_GPIO_BASE+0x04);
282*4882a593Smuzhiyun 	writel(ORION5X_GPIO_IN_POLARITY, ORION5X_GPIO_BASE+0x0c);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* initialize timer */
285*4882a593Smuzhiyun 	timer_init_r();
286*4882a593Smuzhiyun 	return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun #endif /* CONFIG_ARCH_MISC_INIT */
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #ifdef CONFIG_MVGBE
cpu_eth_init(bd_t * bis)291*4882a593Smuzhiyun int cpu_eth_init(bd_t *bis)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	mvgbe_initialize(bis);
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun #endif
297