xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-omap2/pipe3-phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * TI PIPE3 PHY
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2013
5*4882a593Smuzhiyun  * Texas Instruments, <www.ti.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <sata.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include "pipe3-phy.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* PLLCTRL Registers */
19*4882a593Smuzhiyun #define PLL_STATUS              0x00000004
20*4882a593Smuzhiyun #define PLL_GO                  0x00000008
21*4882a593Smuzhiyun #define PLL_CONFIGURATION1      0x0000000C
22*4882a593Smuzhiyun #define PLL_CONFIGURATION2      0x00000010
23*4882a593Smuzhiyun #define PLL_CONFIGURATION3      0x00000014
24*4882a593Smuzhiyun #define PLL_CONFIGURATION4      0x00000020
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define PLL_REGM_MASK           0x001FFE00
27*4882a593Smuzhiyun #define PLL_REGM_SHIFT          9
28*4882a593Smuzhiyun #define PLL_REGM_F_MASK         0x0003FFFF
29*4882a593Smuzhiyun #define PLL_REGM_F_SHIFT        0
30*4882a593Smuzhiyun #define PLL_REGN_MASK           0x000001FE
31*4882a593Smuzhiyun #define PLL_REGN_SHIFT          1
32*4882a593Smuzhiyun #define PLL_SELFREQDCO_MASK     0x0000000E
33*4882a593Smuzhiyun #define PLL_SELFREQDCO_SHIFT    1
34*4882a593Smuzhiyun #define PLL_SD_MASK             0x0003FC00
35*4882a593Smuzhiyun #define PLL_SD_SHIFT            10
36*4882a593Smuzhiyun #define SET_PLL_GO              0x1
37*4882a593Smuzhiyun #define PLL_TICOPWDN            BIT(16)
38*4882a593Smuzhiyun #define PLL_LDOPWDN             BIT(15)
39*4882a593Smuzhiyun #define PLL_LOCK                0x2
40*4882a593Smuzhiyun #define PLL_IDLE                0x1
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* PHY POWER CONTROL Register */
43*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK         0x003FC000
44*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT        0xE
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK        0xFFC00000
47*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT       0x16
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_TX_RX_POWERON       0x3
50*4882a593Smuzhiyun #define OMAP_CTRL_PIPE3_PHY_TX_RX_POWEROFF      0x0
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define PLL_IDLE_TIME   100     /* in milliseconds */
54*4882a593Smuzhiyun #define PLL_LOCK_TIME   100     /* in milliseconds */
55*4882a593Smuzhiyun 
omap_pipe3_readl(void __iomem * addr,unsigned offset)56*4882a593Smuzhiyun static inline u32 omap_pipe3_readl(void __iomem *addr, unsigned offset)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	return __raw_readl(addr + offset);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
omap_pipe3_writel(void __iomem * addr,unsigned offset,u32 data)61*4882a593Smuzhiyun static inline void omap_pipe3_writel(void __iomem *addr, unsigned offset,
62*4882a593Smuzhiyun 		u32 data)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	__raw_writel(data, addr + offset);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
omap_pipe3_get_dpll_params(struct omap_pipe3 * pipe3)67*4882a593Smuzhiyun static struct pipe3_dpll_params *omap_pipe3_get_dpll_params(struct omap_pipe3
68*4882a593Smuzhiyun 									*pipe3)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	u32 rate;
71*4882a593Smuzhiyun 	struct pipe3_dpll_map *dpll_map = pipe3->dpll_map;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	rate = get_sys_clk_freq();
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	for (; dpll_map->rate; dpll_map++) {
76*4882a593Smuzhiyun 		if (rate == dpll_map->rate)
77*4882a593Smuzhiyun 			return &dpll_map->params;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	printf("%s: No DPLL configuration for %u Hz SYS CLK\n",
81*4882a593Smuzhiyun 	       __func__, rate);
82*4882a593Smuzhiyun 	return NULL;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 
omap_pipe3_wait_lock(struct omap_pipe3 * phy)86*4882a593Smuzhiyun static int omap_pipe3_wait_lock(struct omap_pipe3 *phy)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	u32 val;
89*4882a593Smuzhiyun 	int timeout = PLL_LOCK_TIME;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	do {
92*4882a593Smuzhiyun 		mdelay(1);
93*4882a593Smuzhiyun 		val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
94*4882a593Smuzhiyun 		if (val & PLL_LOCK)
95*4882a593Smuzhiyun 			break;
96*4882a593Smuzhiyun 	} while (--timeout);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (!(val & PLL_LOCK)) {
99*4882a593Smuzhiyun 		printf("%s: DPLL failed to lock\n", __func__);
100*4882a593Smuzhiyun 		return -EBUSY;
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
omap_pipe3_dpll_program(struct omap_pipe3 * phy)106*4882a593Smuzhiyun static int omap_pipe3_dpll_program(struct omap_pipe3 *phy)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	u32                     val;
109*4882a593Smuzhiyun 	struct pipe3_dpll_params *dpll_params;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	dpll_params = omap_pipe3_get_dpll_params(phy);
112*4882a593Smuzhiyun 	if (!dpll_params) {
113*4882a593Smuzhiyun 		printf("%s: Invalid DPLL parameters\n", __func__);
114*4882a593Smuzhiyun 		return -EINVAL;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
118*4882a593Smuzhiyun 	val &= ~PLL_REGN_MASK;
119*4882a593Smuzhiyun 	val |= dpll_params->n << PLL_REGN_SHIFT;
120*4882a593Smuzhiyun 	omap_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
123*4882a593Smuzhiyun 	val &= ~PLL_SELFREQDCO_MASK;
124*4882a593Smuzhiyun 	val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
125*4882a593Smuzhiyun 	omap_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
128*4882a593Smuzhiyun 	val &= ~PLL_REGM_MASK;
129*4882a593Smuzhiyun 	val |= dpll_params->m << PLL_REGM_SHIFT;
130*4882a593Smuzhiyun 	omap_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION4);
133*4882a593Smuzhiyun 	val &= ~PLL_REGM_F_MASK;
134*4882a593Smuzhiyun 	val |= dpll_params->mf << PLL_REGM_F_SHIFT;
135*4882a593Smuzhiyun 	omap_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION4, val);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION3);
138*4882a593Smuzhiyun 	val &= ~PLL_SD_MASK;
139*4882a593Smuzhiyun 	val |= dpll_params->sd << PLL_SD_SHIFT;
140*4882a593Smuzhiyun 	omap_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION3, val);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	omap_pipe3_writel(phy->pll_ctrl_base, PLL_GO, SET_PLL_GO);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return omap_pipe3_wait_lock(phy);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
omap_control_phy_power(struct omap_pipe3 * phy,int on)147*4882a593Smuzhiyun static void omap_control_phy_power(struct omap_pipe3 *phy, int on)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	u32 val, rate;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	val = readl(phy->power_reg);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	rate = get_sys_clk_freq();
154*4882a593Smuzhiyun 	rate = rate/1000000;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (on) {
157*4882a593Smuzhiyun 		val &= ~(OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK |
158*4882a593Smuzhiyun 				OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK);
159*4882a593Smuzhiyun 		val |= OMAP_CTRL_PIPE3_PHY_TX_RX_POWERON <<
160*4882a593Smuzhiyun 			OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
161*4882a593Smuzhiyun 		val |= rate <<
162*4882a593Smuzhiyun 			OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT;
163*4882a593Smuzhiyun 	} else {
164*4882a593Smuzhiyun 		val &= ~OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK;
165*4882a593Smuzhiyun 		val |= OMAP_CTRL_PIPE3_PHY_TX_RX_POWEROFF <<
166*4882a593Smuzhiyun 			OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	writel(val, phy->power_reg);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
phy_pipe3_power_on(struct omap_pipe3 * phy)172*4882a593Smuzhiyun int phy_pipe3_power_on(struct omap_pipe3 *phy)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	int ret;
175*4882a593Smuzhiyun 	u32 val;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Program the DPLL only if not locked */
178*4882a593Smuzhiyun 	val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
179*4882a593Smuzhiyun 	if (!(val & PLL_LOCK)) {
180*4882a593Smuzhiyun 		ret = omap_pipe3_dpll_program(phy);
181*4882a593Smuzhiyun 		if (ret)
182*4882a593Smuzhiyun 			return ret;
183*4882a593Smuzhiyun 	} else {
184*4882a593Smuzhiyun 		/* else just bring it out of IDLE mode */
185*4882a593Smuzhiyun 		val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
186*4882a593Smuzhiyun 		if (val & PLL_IDLE) {
187*4882a593Smuzhiyun 			val &= ~PLL_IDLE;
188*4882a593Smuzhiyun 			omap_pipe3_writel(phy->pll_ctrl_base,
189*4882a593Smuzhiyun 					  PLL_CONFIGURATION2, val);
190*4882a593Smuzhiyun 			ret = omap_pipe3_wait_lock(phy);
191*4882a593Smuzhiyun 			if (ret)
192*4882a593Smuzhiyun 				return ret;
193*4882a593Smuzhiyun 		}
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* Power up the PHY */
197*4882a593Smuzhiyun 	omap_control_phy_power(phy, 1);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
phy_pipe3_power_off(struct omap_pipe3 * phy)202*4882a593Smuzhiyun int phy_pipe3_power_off(struct omap_pipe3 *phy)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	u32 val;
205*4882a593Smuzhiyun 	int timeout = PLL_IDLE_TIME;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* Power down the PHY */
208*4882a593Smuzhiyun 	omap_control_phy_power(phy, 0);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Put DPLL in IDLE mode */
211*4882a593Smuzhiyun 	val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
212*4882a593Smuzhiyun 	val |= PLL_IDLE;
213*4882a593Smuzhiyun 	omap_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* wait for LDO and Oscillator to power down */
216*4882a593Smuzhiyun 	do {
217*4882a593Smuzhiyun 		mdelay(1);
218*4882a593Smuzhiyun 		val = omap_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
219*4882a593Smuzhiyun 		if ((val & PLL_TICOPWDN) && (val & PLL_LDOPWDN))
220*4882a593Smuzhiyun 			break;
221*4882a593Smuzhiyun 	} while (--timeout);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if (!(val & PLL_TICOPWDN) || !(val & PLL_LDOPWDN)) {
224*4882a593Smuzhiyun 		printf("%s: Failed to power down DPLL: PLL_STATUS 0x%x\n",
225*4882a593Smuzhiyun 		       __func__, val);
226*4882a593Smuzhiyun 		return -EBUSY;
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232