xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-omap2/omap5/prcm-regs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * HW regs data for OMAP5 Soc
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * (C) Copyright 2013
6*4882a593Smuzhiyun  * Texas Instruments, <www.ti.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Sricharan R <r.sricharan@ti.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/omap_common.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun struct prcm_regs const omap5_es1_prcm = {
17*4882a593Smuzhiyun 	/* cm1.ckgen */
18*4882a593Smuzhiyun 	.cm_clksel_core = 0x4a004100,
19*4882a593Smuzhiyun 	.cm_clksel_abe = 0x4a004108,
20*4882a593Smuzhiyun 	.cm_dll_ctrl = 0x4a004110,
21*4882a593Smuzhiyun 	.cm_clkmode_dpll_core = 0x4a004120,
22*4882a593Smuzhiyun 	.cm_idlest_dpll_core = 0x4a004124,
23*4882a593Smuzhiyun 	.cm_autoidle_dpll_core = 0x4a004128,
24*4882a593Smuzhiyun 	.cm_clksel_dpll_core = 0x4a00412c,
25*4882a593Smuzhiyun 	.cm_div_m2_dpll_core = 0x4a004130,
26*4882a593Smuzhiyun 	.cm_div_m3_dpll_core = 0x4a004134,
27*4882a593Smuzhiyun 	.cm_div_h11_dpll_core = 0x4a004138,
28*4882a593Smuzhiyun 	.cm_div_h12_dpll_core = 0x4a00413c,
29*4882a593Smuzhiyun 	.cm_div_h13_dpll_core = 0x4a004140,
30*4882a593Smuzhiyun 	.cm_div_h14_dpll_core = 0x4a004144,
31*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_core = 0x4a004148,
32*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_core = 0x4a00414c,
33*4882a593Smuzhiyun 	.cm_emu_override_dpll_core = 0x4a004150,
34*4882a593Smuzhiyun 	.cm_div_h22_dpllcore = 0x4a004154,
35*4882a593Smuzhiyun 	.cm_div_h23_dpll_core = 0x4a004158,
36*4882a593Smuzhiyun 	.cm_clkmode_dpll_mpu = 0x4a004160,
37*4882a593Smuzhiyun 	.cm_idlest_dpll_mpu = 0x4a004164,
38*4882a593Smuzhiyun 	.cm_autoidle_dpll_mpu = 0x4a004168,
39*4882a593Smuzhiyun 	.cm_clksel_dpll_mpu = 0x4a00416c,
40*4882a593Smuzhiyun 	.cm_div_m2_dpll_mpu = 0x4a004170,
41*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_mpu = 0x4a004188,
42*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_mpu = 0x4a00418c,
43*4882a593Smuzhiyun 	.cm_bypclk_dpll_mpu = 0x4a00419c,
44*4882a593Smuzhiyun 	.cm_clkmode_dpll_iva = 0x4a0041a0,
45*4882a593Smuzhiyun 	.cm_idlest_dpll_iva = 0x4a0041a4,
46*4882a593Smuzhiyun 	.cm_autoidle_dpll_iva = 0x4a0041a8,
47*4882a593Smuzhiyun 	.cm_clksel_dpll_iva = 0x4a0041ac,
48*4882a593Smuzhiyun 	.cm_div_h11_dpll_iva = 0x4a0041b8,
49*4882a593Smuzhiyun 	.cm_div_h12_dpll_iva = 0x4a0041bc,
50*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_iva = 0x4a0041c8,
51*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_iva = 0x4a0041cc,
52*4882a593Smuzhiyun 	.cm_bypclk_dpll_iva = 0x4a0041dc,
53*4882a593Smuzhiyun 	.cm_clkmode_dpll_abe = 0x4a0041e0,
54*4882a593Smuzhiyun 	.cm_idlest_dpll_abe = 0x4a0041e4,
55*4882a593Smuzhiyun 	.cm_autoidle_dpll_abe = 0x4a0041e8,
56*4882a593Smuzhiyun 	.cm_clksel_dpll_abe = 0x4a0041ec,
57*4882a593Smuzhiyun 	.cm_div_m2_dpll_abe = 0x4a0041f0,
58*4882a593Smuzhiyun 	.cm_div_m3_dpll_abe = 0x4a0041f4,
59*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_abe = 0x4a004208,
60*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_abe = 0x4a00420c,
61*4882a593Smuzhiyun 	.cm_clkmode_dpll_ddrphy = 0x4a004220,
62*4882a593Smuzhiyun 	.cm_idlest_dpll_ddrphy = 0x4a004224,
63*4882a593Smuzhiyun 	.cm_autoidle_dpll_ddrphy = 0x4a004228,
64*4882a593Smuzhiyun 	.cm_clksel_dpll_ddrphy = 0x4a00422c,
65*4882a593Smuzhiyun 	.cm_div_m2_dpll_ddrphy = 0x4a004230,
66*4882a593Smuzhiyun 	.cm_div_h11_dpll_ddrphy = 0x4a004238,
67*4882a593Smuzhiyun 	.cm_div_h12_dpll_ddrphy = 0x4a00423c,
68*4882a593Smuzhiyun 	.cm_div_h13_dpll_ddrphy = 0x4a004240,
69*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_ddrphy = 0x4a004248,
70*4882a593Smuzhiyun 	.cm_shadow_freq_config1 = 0x4a004260,
71*4882a593Smuzhiyun 	.cm_mpu_mpu_clkctrl = 0x4a004320,
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* cm1.dsp */
74*4882a593Smuzhiyun 	.cm_dsp_clkstctrl = 0x4a004400,
75*4882a593Smuzhiyun 	.cm_dsp_dsp_clkctrl = 0x4a004420,
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* cm1.abe */
78*4882a593Smuzhiyun 	.cm1_abe_clkstctrl = 0x4a004500,
79*4882a593Smuzhiyun 	.cm1_abe_l4abe_clkctrl = 0x4a004520,
80*4882a593Smuzhiyun 	.cm1_abe_aess_clkctrl = 0x4a004528,
81*4882a593Smuzhiyun 	.cm1_abe_pdm_clkctrl = 0x4a004530,
82*4882a593Smuzhiyun 	.cm1_abe_dmic_clkctrl = 0x4a004538,
83*4882a593Smuzhiyun 	.cm1_abe_mcasp_clkctrl = 0x4a004540,
84*4882a593Smuzhiyun 	.cm1_abe_mcbsp1_clkctrl = 0x4a004548,
85*4882a593Smuzhiyun 	.cm1_abe_mcbsp2_clkctrl = 0x4a004550,
86*4882a593Smuzhiyun 	.cm1_abe_mcbsp3_clkctrl = 0x4a004558,
87*4882a593Smuzhiyun 	.cm1_abe_slimbus_clkctrl = 0x4a004560,
88*4882a593Smuzhiyun 	.cm1_abe_timer5_clkctrl = 0x4a004568,
89*4882a593Smuzhiyun 	.cm1_abe_timer6_clkctrl = 0x4a004570,
90*4882a593Smuzhiyun 	.cm1_abe_timer7_clkctrl = 0x4a004578,
91*4882a593Smuzhiyun 	.cm1_abe_timer8_clkctrl = 0x4a004580,
92*4882a593Smuzhiyun 	.cm1_abe_wdt3_clkctrl = 0x4a004588,
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* cm2.ckgen */
95*4882a593Smuzhiyun 	.cm_clksel_mpu_m3_iss_root = 0x4a008100,
96*4882a593Smuzhiyun 	.cm_clksel_usb_60mhz = 0x4a008104,
97*4882a593Smuzhiyun 	.cm_scale_fclk = 0x4a008108,
98*4882a593Smuzhiyun 	.cm_core_dvfs_perf1 = 0x4a008110,
99*4882a593Smuzhiyun 	.cm_core_dvfs_perf2 = 0x4a008114,
100*4882a593Smuzhiyun 	.cm_core_dvfs_perf3 = 0x4a008118,
101*4882a593Smuzhiyun 	.cm_core_dvfs_perf4 = 0x4a00811c,
102*4882a593Smuzhiyun 	.cm_core_dvfs_current = 0x4a008124,
103*4882a593Smuzhiyun 	.cm_iva_dvfs_perf_tesla = 0x4a008128,
104*4882a593Smuzhiyun 	.cm_iva_dvfs_perf_ivahd = 0x4a00812c,
105*4882a593Smuzhiyun 	.cm_iva_dvfs_perf_abe = 0x4a008130,
106*4882a593Smuzhiyun 	.cm_iva_dvfs_current = 0x4a008138,
107*4882a593Smuzhiyun 	.cm_clkmode_dpll_per = 0x4a008140,
108*4882a593Smuzhiyun 	.cm_idlest_dpll_per = 0x4a008144,
109*4882a593Smuzhiyun 	.cm_autoidle_dpll_per = 0x4a008148,
110*4882a593Smuzhiyun 	.cm_clksel_dpll_per = 0x4a00814c,
111*4882a593Smuzhiyun 	.cm_div_m2_dpll_per = 0x4a008150,
112*4882a593Smuzhiyun 	.cm_div_m3_dpll_per = 0x4a008154,
113*4882a593Smuzhiyun 	.cm_div_h11_dpll_per = 0x4a008158,
114*4882a593Smuzhiyun 	.cm_div_h12_dpll_per = 0x4a00815c,
115*4882a593Smuzhiyun 	.cm_div_h14_dpll_per = 0x4a008164,
116*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_per = 0x4a008168,
117*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_per = 0x4a00816c,
118*4882a593Smuzhiyun 	.cm_emu_override_dpll_per = 0x4a008170,
119*4882a593Smuzhiyun 	.cm_clkmode_dpll_usb = 0x4a008180,
120*4882a593Smuzhiyun 	.cm_idlest_dpll_usb = 0x4a008184,
121*4882a593Smuzhiyun 	.cm_autoidle_dpll_usb = 0x4a008188,
122*4882a593Smuzhiyun 	.cm_clksel_dpll_usb = 0x4a00818c,
123*4882a593Smuzhiyun 	.cm_div_m2_dpll_usb = 0x4a008190,
124*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_usb = 0x4a0081a8,
125*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_usb = 0x4a0081ac,
126*4882a593Smuzhiyun 	.cm_clkdcoldo_dpll_usb = 0x4a0081b4,
127*4882a593Smuzhiyun 	.cm_clkmode_dpll_unipro = 0x4a0081c0,
128*4882a593Smuzhiyun 	.cm_idlest_dpll_unipro = 0x4a0081c4,
129*4882a593Smuzhiyun 	.cm_autoidle_dpll_unipro = 0x4a0081c8,
130*4882a593Smuzhiyun 	.cm_clksel_dpll_unipro = 0x4a0081cc,
131*4882a593Smuzhiyun 	.cm_div_m2_dpll_unipro = 0x4a0081d0,
132*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_unipro = 0x4a0081e8,
133*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_unipro = 0x4a0081ec,
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* cm2.core */
136*4882a593Smuzhiyun 	.cm_coreaon_bandgap_clkctrl = 0x4a008648,
137*4882a593Smuzhiyun 	.cm_coreaon_io_srcomp_clkctrl = 0x4a008650,
138*4882a593Smuzhiyun 	.cm_l3_1_clkstctrl = 0x4a008700,
139*4882a593Smuzhiyun 	.cm_l3_1_dynamicdep = 0x4a008708,
140*4882a593Smuzhiyun 	.cm_l3_1_l3_1_clkctrl = 0x4a008720,
141*4882a593Smuzhiyun 	.cm_l3_2_clkstctrl = 0x4a008800,
142*4882a593Smuzhiyun 	.cm_l3_2_dynamicdep = 0x4a008808,
143*4882a593Smuzhiyun 	.cm_l3_2_l3_2_clkctrl = 0x4a008820,
144*4882a593Smuzhiyun 	.cm_l3_gpmc_clkctrl = 0x4a008828,
145*4882a593Smuzhiyun 	.cm_l3_2_ocmc_ram_clkctrl = 0x4a008830,
146*4882a593Smuzhiyun 	.cm_mpu_m3_clkstctrl = 0x4a008900,
147*4882a593Smuzhiyun 	.cm_mpu_m3_staticdep = 0x4a008904,
148*4882a593Smuzhiyun 	.cm_mpu_m3_dynamicdep = 0x4a008908,
149*4882a593Smuzhiyun 	.cm_mpu_m3_mpu_m3_clkctrl = 0x4a008920,
150*4882a593Smuzhiyun 	.cm_sdma_clkstctrl = 0x4a008a00,
151*4882a593Smuzhiyun 	.cm_sdma_staticdep = 0x4a008a04,
152*4882a593Smuzhiyun 	.cm_sdma_dynamicdep = 0x4a008a08,
153*4882a593Smuzhiyun 	.cm_sdma_sdma_clkctrl = 0x4a008a20,
154*4882a593Smuzhiyun 	.cm_memif_clkstctrl = 0x4a008b00,
155*4882a593Smuzhiyun 	.cm_memif_dmm_clkctrl = 0x4a008b20,
156*4882a593Smuzhiyun 	.cm_memif_emif_fw_clkctrl = 0x4a008b28,
157*4882a593Smuzhiyun 	.cm_memif_emif_1_clkctrl = 0x4a008b30,
158*4882a593Smuzhiyun 	.cm_memif_emif_2_clkctrl = 0x4a008b38,
159*4882a593Smuzhiyun 	.cm_memif_dll_clkctrl = 0x4a008b40,
160*4882a593Smuzhiyun 	.cm_memif_emif_h1_clkctrl = 0x4a008b50,
161*4882a593Smuzhiyun 	.cm_memif_emif_h2_clkctrl = 0x4a008b58,
162*4882a593Smuzhiyun 	.cm_memif_dll_h_clkctrl = 0x4a008b60,
163*4882a593Smuzhiyun 	.cm_c2c_clkstctrl = 0x4a008c00,
164*4882a593Smuzhiyun 	.cm_c2c_staticdep = 0x4a008c04,
165*4882a593Smuzhiyun 	.cm_c2c_dynamicdep = 0x4a008c08,
166*4882a593Smuzhiyun 	.cm_c2c_sad2d_clkctrl = 0x4a008c20,
167*4882a593Smuzhiyun 	.cm_c2c_modem_icr_clkctrl = 0x4a008c28,
168*4882a593Smuzhiyun 	.cm_c2c_sad2d_fw_clkctrl = 0x4a008c30,
169*4882a593Smuzhiyun 	.cm_l4cfg_clkstctrl = 0x4a008d00,
170*4882a593Smuzhiyun 	.cm_l4cfg_dynamicdep = 0x4a008d08,
171*4882a593Smuzhiyun 	.cm_l4cfg_l4_cfg_clkctrl = 0x4a008d20,
172*4882a593Smuzhiyun 	.cm_l4cfg_hw_sem_clkctrl = 0x4a008d28,
173*4882a593Smuzhiyun 	.cm_l4cfg_mailbox_clkctrl = 0x4a008d30,
174*4882a593Smuzhiyun 	.cm_l4cfg_sar_rom_clkctrl = 0x4a008d38,
175*4882a593Smuzhiyun 	.cm_l3instr_clkstctrl = 0x4a008e00,
176*4882a593Smuzhiyun 	.cm_l3instr_l3_3_clkctrl = 0x4a008e20,
177*4882a593Smuzhiyun 	.cm_l3instr_l3_instr_clkctrl = 0x4a008e28,
178*4882a593Smuzhiyun 	.cm_l3instr_intrconn_wp1_clkctrl = 0x4a008e40,
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* cm2.ivahd */
181*4882a593Smuzhiyun 	.cm_ivahd_clkstctrl = 0x4a008f00,
182*4882a593Smuzhiyun 	.cm_ivahd_ivahd_clkctrl = 0x4a008f20,
183*4882a593Smuzhiyun 	.cm_ivahd_sl2_clkctrl = 0x4a008f28,
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* cm2.cam */
186*4882a593Smuzhiyun 	.cm_cam_clkstctrl = 0x4a009000,
187*4882a593Smuzhiyun 	.cm_cam_iss_clkctrl = 0x4a009020,
188*4882a593Smuzhiyun 	.cm_cam_fdif_clkctrl = 0x4a009028,
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* cm2.dss */
191*4882a593Smuzhiyun 	.cm_dss_clkstctrl = 0x4a009100,
192*4882a593Smuzhiyun 	.cm_dss_dss_clkctrl = 0x4a009120,
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* cm2.sgx */
195*4882a593Smuzhiyun 	.cm_sgx_clkstctrl = 0x4a009200,
196*4882a593Smuzhiyun 	.cm_sgx_sgx_clkctrl = 0x4a009220,
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* cm2.l3init */
199*4882a593Smuzhiyun 	.cm_l3init_clkstctrl = 0x4a009300,
200*4882a593Smuzhiyun 	.cm_l3init_hsmmc1_clkctrl = 0x4a009328,
201*4882a593Smuzhiyun 	.cm_l3init_hsmmc2_clkctrl = 0x4a009330,
202*4882a593Smuzhiyun 	.cm_l3init_hsi_clkctrl = 0x4a009338,
203*4882a593Smuzhiyun 	.cm_l3init_hsusbhost_clkctrl = 0x4a009358,
204*4882a593Smuzhiyun 	.cm_l3init_hsusbotg_clkctrl = 0x4a009360,
205*4882a593Smuzhiyun 	.cm_l3init_hsusbtll_clkctrl = 0x4a009368,
206*4882a593Smuzhiyun 	.cm_l3init_p1500_clkctrl = 0x4a009378,
207*4882a593Smuzhiyun 	.cm_l3init_sata_clkctrl = 0x4a009388,
208*4882a593Smuzhiyun 	.cm_l3init_fsusb_clkctrl = 0x4a0093d0,
209*4882a593Smuzhiyun 	.cm_l3init_ocp2scp1_clkctrl = 0x4a0093e0,
210*4882a593Smuzhiyun 	.cm_l3init_ocp2scp3_clkctrl = 0x4a0093e8,
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* cm2.l4per */
213*4882a593Smuzhiyun 	.cm_l4per_clkstctrl = 0x4a009400,
214*4882a593Smuzhiyun 	.cm_l4per_dynamicdep = 0x4a009408,
215*4882a593Smuzhiyun 	.cm_l4per_adc_clkctrl = 0x4a009420,
216*4882a593Smuzhiyun 	.cm_l4per_gptimer10_clkctrl = 0x4a009428,
217*4882a593Smuzhiyun 	.cm_l4per_gptimer11_clkctrl = 0x4a009430,
218*4882a593Smuzhiyun 	.cm_l4per_gptimer2_clkctrl = 0x4a009438,
219*4882a593Smuzhiyun 	.cm_l4per_gptimer3_clkctrl = 0x4a009440,
220*4882a593Smuzhiyun 	.cm_l4per_gptimer4_clkctrl = 0x4a009448,
221*4882a593Smuzhiyun 	.cm_l4per_gptimer9_clkctrl = 0x4a009450,
222*4882a593Smuzhiyun 	.cm_l4per_elm_clkctrl = 0x4a009458,
223*4882a593Smuzhiyun 	.cm_l4per_gpio2_clkctrl = 0x4a009460,
224*4882a593Smuzhiyun 	.cm_l4per_gpio3_clkctrl = 0x4a009468,
225*4882a593Smuzhiyun 	.cm_l4per_gpio4_clkctrl = 0x4a009470,
226*4882a593Smuzhiyun 	.cm_l4per_gpio5_clkctrl = 0x4a009478,
227*4882a593Smuzhiyun 	.cm_l4per_gpio6_clkctrl = 0x4a009480,
228*4882a593Smuzhiyun 	.cm_l4per_hdq1w_clkctrl = 0x4a009488,
229*4882a593Smuzhiyun 	.cm_l4per_hecc1_clkctrl = 0x4a009490,
230*4882a593Smuzhiyun 	.cm_l4per_hecc2_clkctrl = 0x4a009498,
231*4882a593Smuzhiyun 	.cm_l4per_i2c1_clkctrl = 0x4a0094a0,
232*4882a593Smuzhiyun 	.cm_l4per_i2c2_clkctrl = 0x4a0094a8,
233*4882a593Smuzhiyun 	.cm_l4per_i2c3_clkctrl = 0x4a0094b0,
234*4882a593Smuzhiyun 	.cm_l4per_i2c4_clkctrl = 0x4a0094b8,
235*4882a593Smuzhiyun 	.cm_l4per_l4per_clkctrl = 0x4a0094c0,
236*4882a593Smuzhiyun 	.cm_l4per_mcasp2_clkctrl = 0x4a0094d0,
237*4882a593Smuzhiyun 	.cm_l4per_mcasp3_clkctrl = 0x4a0094d8,
238*4882a593Smuzhiyun 	.cm_l4per_mgate_clkctrl = 0x4a0094e8,
239*4882a593Smuzhiyun 	.cm_l4per_mcspi1_clkctrl = 0x4a0094f0,
240*4882a593Smuzhiyun 	.cm_l4per_mcspi2_clkctrl = 0x4a0094f8,
241*4882a593Smuzhiyun 	.cm_l4per_mcspi3_clkctrl = 0x4a009500,
242*4882a593Smuzhiyun 	.cm_l4per_mcspi4_clkctrl = 0x4a009508,
243*4882a593Smuzhiyun 	.cm_l4per_gpio7_clkctrl = 0x4a009510,
244*4882a593Smuzhiyun 	.cm_l4per_gpio8_clkctrl = 0x4a009518,
245*4882a593Smuzhiyun 	.cm_l4per_mmcsd3_clkctrl = 0x4a009520,
246*4882a593Smuzhiyun 	.cm_l4per_mmcsd4_clkctrl = 0x4a009528,
247*4882a593Smuzhiyun 	.cm_l4per_msprohg_clkctrl = 0x4a009530,
248*4882a593Smuzhiyun 	.cm_l4per_slimbus2_clkctrl = 0x4a009538,
249*4882a593Smuzhiyun 	.cm_l4per_uart1_clkctrl = 0x4a009540,
250*4882a593Smuzhiyun 	.cm_l4per_uart2_clkctrl = 0x4a009548,
251*4882a593Smuzhiyun 	.cm_l4per_uart3_clkctrl = 0x4a009550,
252*4882a593Smuzhiyun 	.cm_l4per_uart4_clkctrl = 0x4a009558,
253*4882a593Smuzhiyun 	.cm_l4per_mmcsd5_clkctrl = 0x4a009560,
254*4882a593Smuzhiyun 	.cm_l4per_i2c5_clkctrl = 0x4a009568,
255*4882a593Smuzhiyun 	.cm_l4per_uart5_clkctrl = 0x4a009570,
256*4882a593Smuzhiyun 	.cm_l4per_uart6_clkctrl = 0x4a009578,
257*4882a593Smuzhiyun 	.cm_l4sec_clkstctrl = 0x4a009580,
258*4882a593Smuzhiyun 	.cm_l4sec_staticdep = 0x4a009584,
259*4882a593Smuzhiyun 	.cm_l4sec_dynamicdep = 0x4a009588,
260*4882a593Smuzhiyun 	.cm_l4sec_aes1_clkctrl = 0x4a0095a0,
261*4882a593Smuzhiyun 	.cm_l4sec_aes2_clkctrl = 0x4a0095a8,
262*4882a593Smuzhiyun 	.cm_l4sec_des3des_clkctrl = 0x4a0095b0,
263*4882a593Smuzhiyun 	.cm_l4sec_pkaeip29_clkctrl = 0x4a0095b8,
264*4882a593Smuzhiyun 	.cm_l4sec_rng_clkctrl = 0x4a0095c0,
265*4882a593Smuzhiyun 	.cm_l4sec_sha2md51_clkctrl = 0x4a0095c8,
266*4882a593Smuzhiyun 	.cm_l4sec_cryptodma_clkctrl = 0x4a0095d8,
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* l4 wkup regs */
269*4882a593Smuzhiyun 	.cm_abe_pll_ref_clksel = 0x4ae0610c,
270*4882a593Smuzhiyun 	.cm_sys_clksel = 0x4ae06110,
271*4882a593Smuzhiyun 	.cm_wkup_clkstctrl = 0x4ae07800,
272*4882a593Smuzhiyun 	.cm_wkup_l4wkup_clkctrl = 0x4ae07820,
273*4882a593Smuzhiyun 	.cm_wkup_wdtimer1_clkctrl = 0x4ae07828,
274*4882a593Smuzhiyun 	.cm_wkup_wdtimer2_clkctrl = 0x4ae07830,
275*4882a593Smuzhiyun 	.cm_wkup_gpio1_clkctrl = 0x4ae07838,
276*4882a593Smuzhiyun 	.cm_wkup_gptimer1_clkctrl = 0x4ae07840,
277*4882a593Smuzhiyun 	.cm_wkup_gptimer12_clkctrl = 0x4ae07848,
278*4882a593Smuzhiyun 	.cm_wkup_synctimer_clkctrl = 0x4ae07850,
279*4882a593Smuzhiyun 	.cm_wkup_usim_clkctrl = 0x4ae07858,
280*4882a593Smuzhiyun 	.cm_wkup_sarram_clkctrl = 0x4ae07860,
281*4882a593Smuzhiyun 	.cm_wkup_keyboard_clkctrl = 0x4ae07878,
282*4882a593Smuzhiyun 	.cm_wkup_rtc_clkctrl = 0x4ae07880,
283*4882a593Smuzhiyun 	.cm_wkup_bandgap_clkctrl = 0x4ae07888,
284*4882a593Smuzhiyun 	.cm_wkupaon_scrm_clkctrl = 0x4ae07890,
285*4882a593Smuzhiyun 	.cm_wkupaon_io_srcomp_clkctrl = 0x4ae07898,
286*4882a593Smuzhiyun 	.prm_rstctrl = 0x4ae07b00,
287*4882a593Smuzhiyun 	.prm_rstst = 0x4ae07b04,
288*4882a593Smuzhiyun 	.prm_rsttime = 0x4ae07b08,
289*4882a593Smuzhiyun 	.prm_vc_val_bypass = 0x4ae07ba0,
290*4882a593Smuzhiyun 	.prm_vc_cfg_i2c_mode = 0x4ae07bb4,
291*4882a593Smuzhiyun 	.prm_vc_cfg_i2c_clk = 0x4ae07bb8,
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* SCRM stuff, used by some boards */
294*4882a593Smuzhiyun 	.scrm_auxclk0 = 0x4ae0a310,
295*4882a593Smuzhiyun 	.scrm_auxclk1 = 0x4ae0a314,
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun struct omap_sys_ctrl_regs const omap5_ctrl = {
299*4882a593Smuzhiyun 	.control_status				= 0x4A002134,
300*4882a593Smuzhiyun 	.control_std_fuse_die_id_0		= 0x4A002200,
301*4882a593Smuzhiyun 	.control_std_fuse_die_id_1		= 0x4A002208,
302*4882a593Smuzhiyun 	.control_std_fuse_die_id_2		= 0x4A00220C,
303*4882a593Smuzhiyun 	.control_std_fuse_die_id_3		= 0x4A002210,
304*4882a593Smuzhiyun 	.control_phy_power_usb 			= 0x4A002370,
305*4882a593Smuzhiyun 	.control_phy_power_sata			= 0x4A002374,
306*4882a593Smuzhiyun 	.control_padconf_core_base		= 0x4A002800,
307*4882a593Smuzhiyun 	.control_paconf_global			= 0x4A002DA0,
308*4882a593Smuzhiyun 	.control_paconf_mode			= 0x4A002DA4,
309*4882a593Smuzhiyun 	.control_smart1io_padconf_0		= 0x4A002DA8,
310*4882a593Smuzhiyun 	.control_smart1io_padconf_1		= 0x4A002DAC,
311*4882a593Smuzhiyun 	.control_smart1io_padconf_2		= 0x4A002DB0,
312*4882a593Smuzhiyun 	.control_smart2io_padconf_0		= 0x4A002DB4,
313*4882a593Smuzhiyun 	.control_smart2io_padconf_1		= 0x4A002DB8,
314*4882a593Smuzhiyun 	.control_smart2io_padconf_2		= 0x4A002DBC,
315*4882a593Smuzhiyun 	.control_smart3io_padconf_0		= 0x4A002DC0,
316*4882a593Smuzhiyun 	.control_smart3io_padconf_1		= 0x4A002DC4,
317*4882a593Smuzhiyun 	.control_pbias				= 0x4A002E00,
318*4882a593Smuzhiyun 	.control_i2c_0				= 0x4A002E04,
319*4882a593Smuzhiyun 	.control_camera_rx			= 0x4A002E08,
320*4882a593Smuzhiyun 	.control_hdmi_tx_phy			= 0x4A002E0C,
321*4882a593Smuzhiyun 	.control_uniportm			= 0x4A002E10,
322*4882a593Smuzhiyun 	.control_dsiphy				= 0x4A002E14,
323*4882a593Smuzhiyun 	.control_mcbsplp			= 0x4A002E18,
324*4882a593Smuzhiyun 	.control_usb2phycore			= 0x4A002E1C,
325*4882a593Smuzhiyun 	.control_hdmi_1				= 0x4A002E20,
326*4882a593Smuzhiyun 	.control_hsi				= 0x4A002E24,
327*4882a593Smuzhiyun 	.control_ddr3ch1_0			= 0x4A002E30,
328*4882a593Smuzhiyun 	.control_ddr3ch2_0			= 0x4A002E34,
329*4882a593Smuzhiyun 	.control_ddrch1_0			= 0x4A002E38,
330*4882a593Smuzhiyun 	.control_ddrch1_1			= 0x4A002E3C,
331*4882a593Smuzhiyun 	.control_ddrch2_0			= 0x4A002E40,
332*4882a593Smuzhiyun 	.control_ddrch2_1			= 0x4A002E44,
333*4882a593Smuzhiyun 	.control_lpddr2ch1_0			= 0x4A002E48,
334*4882a593Smuzhiyun 	.control_lpddr2ch1_1			= 0x4A002E4C,
335*4882a593Smuzhiyun 	.control_ddrio_0			= 0x4A002E50,
336*4882a593Smuzhiyun 	.control_ddrio_1			= 0x4A002E54,
337*4882a593Smuzhiyun 	.control_ddrio_2			= 0x4A002E58,
338*4882a593Smuzhiyun 	.control_hyst_1				= 0x4A002E5C,
339*4882a593Smuzhiyun 	.control_usbb_hsic_control		= 0x4A002E60,
340*4882a593Smuzhiyun 	.control_c2c				= 0x4A002E64,
341*4882a593Smuzhiyun 	.control_core_control_spare_rw		= 0x4A002E68,
342*4882a593Smuzhiyun 	.control_core_control_spare_r		= 0x4A002E6C,
343*4882a593Smuzhiyun 	.control_core_control_spare_r_c0	= 0x4A002E70,
344*4882a593Smuzhiyun 	.control_srcomp_north_side		= 0x4A002E74,
345*4882a593Smuzhiyun 	.control_srcomp_south_side		= 0x4A002E78,
346*4882a593Smuzhiyun 	.control_srcomp_east_side		= 0x4A002E7C,
347*4882a593Smuzhiyun 	.control_srcomp_west_side		= 0x4A002E80,
348*4882a593Smuzhiyun 	.control_srcomp_code_latch		= 0x4A002E84,
349*4882a593Smuzhiyun 	.control_port_emif1_sdram_config	= 0x4AE0C110,
350*4882a593Smuzhiyun 	.control_port_emif1_lpddr2_nvm_config	= 0x4AE0C114,
351*4882a593Smuzhiyun 	.control_port_emif2_sdram_config	= 0x4AE0C118,
352*4882a593Smuzhiyun 	.control_emif1_sdram_config_ext		= 0x4AE0C144,
353*4882a593Smuzhiyun 	.control_emif2_sdram_config_ext		= 0x4AE0C148,
354*4882a593Smuzhiyun 	.control_wkup_ldovbb_mpu_voltage_ctrl	= 0x4AE0C318,
355*4882a593Smuzhiyun 	.control_wkup_ldovbb_mm_voltage_ctrl	= 0x4AE0C314,
356*4882a593Smuzhiyun 	.control_padconf_wkup_base		= 0x4AE0C800,
357*4882a593Smuzhiyun 	.control_smart1nopmio_padconf_0		= 0x4AE0CDA0,
358*4882a593Smuzhiyun 	.control_smart1nopmio_padconf_1		= 0x4AE0CDA4,
359*4882a593Smuzhiyun 	.control_padconf_mode			= 0x4AE0CDA8,
360*4882a593Smuzhiyun 	.control_xtal_oscillator		= 0x4AE0CDAC,
361*4882a593Smuzhiyun 	.control_i2c_2				= 0x4AE0CDB0,
362*4882a593Smuzhiyun 	.control_ckobuffer			= 0x4AE0CDB4,
363*4882a593Smuzhiyun 	.control_wkup_control_spare_rw		= 0x4AE0CDB8,
364*4882a593Smuzhiyun 	.control_wkup_control_spare_r		= 0x4AE0CDBC,
365*4882a593Smuzhiyun 	.control_wkup_control_spare_r_c0	= 0x4AE0CDC0,
366*4882a593Smuzhiyun 	.control_srcomp_east_side_wkup		= 0x4AE0CDC4,
367*4882a593Smuzhiyun 	.control_efuse_1			= 0x4AE0CDC8,
368*4882a593Smuzhiyun 	.control_efuse_2			= 0x4AE0CDCC,
369*4882a593Smuzhiyun 	.control_efuse_3			= 0x4AE0CDD0,
370*4882a593Smuzhiyun 	.control_efuse_4			= 0x4AE0CDD4,
371*4882a593Smuzhiyun 	.control_efuse_5			= 0x4AE0CDD8,
372*4882a593Smuzhiyun 	.control_efuse_6			= 0x4AE0CDDC,
373*4882a593Smuzhiyun 	.control_efuse_7			= 0x4AE0CDE0,
374*4882a593Smuzhiyun 	.control_efuse_8			= 0x4AE0CDE4,
375*4882a593Smuzhiyun 	.control_efuse_9			= 0x4AE0CDE8,
376*4882a593Smuzhiyun 	.control_efuse_10			= 0x4AE0CDEC,
377*4882a593Smuzhiyun 	.control_efuse_11			= 0x4AE0CDF0,
378*4882a593Smuzhiyun 	.control_efuse_12			= 0x4AE0CDF4,
379*4882a593Smuzhiyun 	.control_efuse_13			= 0x4AE0CDF8,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun struct omap_sys_ctrl_regs const dra7xx_ctrl = {
383*4882a593Smuzhiyun 	.control_status				= 0x4A002134,
384*4882a593Smuzhiyun 	.control_phy_power_usb			= 0x4A002370,
385*4882a593Smuzhiyun 	.control_phy_power_sata			= 0x4A002374,
386*4882a593Smuzhiyun 	.ctrl_core_sma_sw_0			= 0x4A0023FC,
387*4882a593Smuzhiyun 	.ctrl_core_sma_sw_1			= 0x4A002534,
388*4882a593Smuzhiyun 	.control_core_mac_id_0_lo		= 0x4A002514,
389*4882a593Smuzhiyun 	.control_core_mac_id_0_hi		= 0x4A002518,
390*4882a593Smuzhiyun 	.control_core_mac_id_1_lo		= 0x4A00251C,
391*4882a593Smuzhiyun 	.control_core_mac_id_1_hi		= 0x4A002520,
392*4882a593Smuzhiyun 	.control_core_mmr_lock1			= 0x4A002540,
393*4882a593Smuzhiyun 	.control_core_mmr_lock2			= 0x4A002544,
394*4882a593Smuzhiyun 	.control_core_mmr_lock3			= 0x4A002548,
395*4882a593Smuzhiyun 	.control_core_mmr_lock4			= 0x4A00254C,
396*4882a593Smuzhiyun 	.control_core_mmr_lock5			= 0x4A002550,
397*4882a593Smuzhiyun 	.control_core_control_io1		= 0x4A002554,
398*4882a593Smuzhiyun 	.control_core_control_io2		= 0x4A002558,
399*4882a593Smuzhiyun 	.control_paconf_global			= 0x4A002DA0,
400*4882a593Smuzhiyun 	.control_paconf_mode			= 0x4A002DA4,
401*4882a593Smuzhiyun 	.control_smart1io_padconf_0		= 0x4A002DA8,
402*4882a593Smuzhiyun 	.control_smart1io_padconf_1		= 0x4A002DAC,
403*4882a593Smuzhiyun 	.control_smart1io_padconf_2		= 0x4A002DB0,
404*4882a593Smuzhiyun 	.control_smart2io_padconf_0		= 0x4A002DB4,
405*4882a593Smuzhiyun 	.control_smart2io_padconf_1		= 0x4A002DB8,
406*4882a593Smuzhiyun 	.control_smart2io_padconf_2		= 0x4A002DBC,
407*4882a593Smuzhiyun 	.control_smart3io_padconf_0		= 0x4A002DC0,
408*4882a593Smuzhiyun 	.control_smart3io_padconf_1		= 0x4A002DC4,
409*4882a593Smuzhiyun 	.control_pbias				= 0x4A002E00,
410*4882a593Smuzhiyun 	.control_i2c_0				= 0x4A002E04,
411*4882a593Smuzhiyun 	.control_camera_rx			= 0x4A002E08,
412*4882a593Smuzhiyun 	.control_hdmi_tx_phy			= 0x4A002E0C,
413*4882a593Smuzhiyun 	.control_uniportm			= 0x4A002E10,
414*4882a593Smuzhiyun 	.control_dsiphy				= 0x4A002E14,
415*4882a593Smuzhiyun 	.control_mcbsplp			= 0x4A002E18,
416*4882a593Smuzhiyun 	.control_usb2phycore			= 0x4A002E1C,
417*4882a593Smuzhiyun 	.control_hdmi_1				= 0x4A002E20,
418*4882a593Smuzhiyun 	.control_hsi				= 0x4A002E24,
419*4882a593Smuzhiyun 	.control_ddr3ch1_0			= 0x4A002E30,
420*4882a593Smuzhiyun 	.control_ddr3ch2_0			= 0x4A002E34,
421*4882a593Smuzhiyun 	.control_ddrch1_0			= 0x4A002E38,
422*4882a593Smuzhiyun 	.control_ddrch1_1			= 0x4A002E3C,
423*4882a593Smuzhiyun 	.control_ddrch2_0			= 0x4A002E40,
424*4882a593Smuzhiyun 	.control_ddrch2_1			= 0x4A002E44,
425*4882a593Smuzhiyun 	.control_lpddr2ch1_0			= 0x4A002E48,
426*4882a593Smuzhiyun 	.control_lpddr2ch1_1			= 0x4A002E4C,
427*4882a593Smuzhiyun 	.control_ddrio_0			= 0x4A002E50,
428*4882a593Smuzhiyun 	.control_ddrio_1			= 0x4A002E54,
429*4882a593Smuzhiyun 	.control_ddrio_2			= 0x4A002E58,
430*4882a593Smuzhiyun 	.control_hyst_1				= 0x4A002E5C,
431*4882a593Smuzhiyun 	.control_usbb_hsic_control		= 0x4A002E60,
432*4882a593Smuzhiyun 	.control_c2c				= 0x4A002E64,
433*4882a593Smuzhiyun 	.control_core_control_spare_rw		= 0x4A002E68,
434*4882a593Smuzhiyun 	.control_core_control_spare_r		= 0x4A002E6C,
435*4882a593Smuzhiyun 	.control_core_control_spare_r_c0	= 0x4A002E70,
436*4882a593Smuzhiyun 	.control_srcomp_north_side		= 0x4A002E74,
437*4882a593Smuzhiyun 	.control_srcomp_south_side		= 0x4A002E78,
438*4882a593Smuzhiyun 	.control_srcomp_east_side		= 0x4A002E7C,
439*4882a593Smuzhiyun 	.control_srcomp_west_side		= 0x4A002E80,
440*4882a593Smuzhiyun 	.control_srcomp_code_latch		= 0x4A002E84,
441*4882a593Smuzhiyun 	.control_ddr_control_ext_0		= 0x4A002E88,
442*4882a593Smuzhiyun 	.control_padconf_core_base		= 0x4A003400,
443*4882a593Smuzhiyun 	.control_port_emif1_sdram_config	= 0x4AE0C110,
444*4882a593Smuzhiyun 	.control_port_emif1_lpddr2_nvm_config	= 0x4AE0C114,
445*4882a593Smuzhiyun 	.control_port_emif2_sdram_config	= 0x4AE0C118,
446*4882a593Smuzhiyun 	.control_emif1_sdram_config_ext		= 0x4AE0C144,
447*4882a593Smuzhiyun 	.control_emif2_sdram_config_ext		= 0x4AE0C148,
448*4882a593Smuzhiyun 	.control_wkup_ldovbb_mpu_voltage_ctrl	= 0x4AE0C158,
449*4882a593Smuzhiyun 	.control_wkup_ldovbb_iva_voltage_ctrl	= 0x4A002470,
450*4882a593Smuzhiyun 	.control_wkup_ldovbb_eve_voltage_ctrl	= 0x4A00246C,
451*4882a593Smuzhiyun 	.control_wkup_ldovbb_gpu_voltage_ctrl	= 0x4AE0C154,
452*4882a593Smuzhiyun 	.control_std_fuse_die_id_0		= 0x4AE0C200,
453*4882a593Smuzhiyun 	.control_std_fuse_die_id_1		= 0x4AE0C208,
454*4882a593Smuzhiyun 	.control_std_fuse_die_id_2		= 0x4AE0C20C,
455*4882a593Smuzhiyun 	.control_std_fuse_die_id_3		= 0x4AE0C210,
456*4882a593Smuzhiyun 	.control_padconf_mode			= 0x4AE0C5A0,
457*4882a593Smuzhiyun 	.control_xtal_oscillator		= 0x4AE0C5A4,
458*4882a593Smuzhiyun 	.control_i2c_2				= 0x4AE0C5A8,
459*4882a593Smuzhiyun 	.control_ckobuffer			= 0x4AE0C5AC,
460*4882a593Smuzhiyun 	.control_wkup_control_spare_rw		= 0x4AE0C5B0,
461*4882a593Smuzhiyun 	.control_wkup_control_spare_r		= 0x4AE0C5B4,
462*4882a593Smuzhiyun 	.control_wkup_control_spare_r_c0	= 0x4AE0C5B8,
463*4882a593Smuzhiyun 	.control_srcomp_east_side_wkup		= 0x4AE0C5BC,
464*4882a593Smuzhiyun 	.control_efuse_1			= 0x4AE0C5C8,
465*4882a593Smuzhiyun 	.control_efuse_2			= 0x4AE0C5CC,
466*4882a593Smuzhiyun 	.control_efuse_3			= 0x4AE0C5D0,
467*4882a593Smuzhiyun 	.control_efuse_4			= 0x4AE0C5D4,
468*4882a593Smuzhiyun 	.control_efuse_13			= 0x4AE0C5F0,
469*4882a593Smuzhiyun 	.iodelay_config_base			= 0x4844A000,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun struct prcm_regs const omap5_es2_prcm = {
473*4882a593Smuzhiyun 	/* cm1.ckgen */
474*4882a593Smuzhiyun 	.cm_clksel_core = 0x4a004100,
475*4882a593Smuzhiyun 	.cm_clksel_abe = 0x4a004108,
476*4882a593Smuzhiyun 	.cm_dll_ctrl = 0x4a004110,
477*4882a593Smuzhiyun 	.cm_clkmode_dpll_core = 0x4a004120,
478*4882a593Smuzhiyun 	.cm_idlest_dpll_core = 0x4a004124,
479*4882a593Smuzhiyun 	.cm_autoidle_dpll_core = 0x4a004128,
480*4882a593Smuzhiyun 	.cm_clksel_dpll_core = 0x4a00412c,
481*4882a593Smuzhiyun 	.cm_div_m2_dpll_core = 0x4a004130,
482*4882a593Smuzhiyun 	.cm_div_m3_dpll_core = 0x4a004134,
483*4882a593Smuzhiyun 	.cm_div_h11_dpll_core = 0x4a004138,
484*4882a593Smuzhiyun 	.cm_div_h12_dpll_core = 0x4a00413c,
485*4882a593Smuzhiyun 	.cm_div_h13_dpll_core = 0x4a004140,
486*4882a593Smuzhiyun 	.cm_div_h14_dpll_core = 0x4a004144,
487*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_core = 0x4a004148,
488*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_core = 0x4a00414c,
489*4882a593Smuzhiyun 	.cm_div_h21_dpll_core = 0x4a004150,
490*4882a593Smuzhiyun 	.cm_div_h22_dpllcore = 0x4a004154,
491*4882a593Smuzhiyun 	.cm_div_h23_dpll_core = 0x4a004158,
492*4882a593Smuzhiyun 	.cm_div_h24_dpll_core = 0x4a00415c,
493*4882a593Smuzhiyun 	.cm_clkmode_dpll_mpu = 0x4a004160,
494*4882a593Smuzhiyun 	.cm_idlest_dpll_mpu = 0x4a004164,
495*4882a593Smuzhiyun 	.cm_autoidle_dpll_mpu = 0x4a004168,
496*4882a593Smuzhiyun 	.cm_clksel_dpll_mpu = 0x4a00416c,
497*4882a593Smuzhiyun 	.cm_div_m2_dpll_mpu = 0x4a004170,
498*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_mpu = 0x4a004188,
499*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_mpu = 0x4a00418c,
500*4882a593Smuzhiyun 	.cm_bypclk_dpll_mpu = 0x4a00419c,
501*4882a593Smuzhiyun 	.cm_clkmode_dpll_iva = 0x4a0041a0,
502*4882a593Smuzhiyun 	.cm_idlest_dpll_iva = 0x4a0041a4,
503*4882a593Smuzhiyun 	.cm_autoidle_dpll_iva = 0x4a0041a8,
504*4882a593Smuzhiyun 	.cm_clksel_dpll_iva = 0x4a0041ac,
505*4882a593Smuzhiyun 	.cm_div_h11_dpll_iva = 0x4a0041b8,
506*4882a593Smuzhiyun 	.cm_div_h12_dpll_iva = 0x4a0041bc,
507*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_iva = 0x4a0041c8,
508*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_iva = 0x4a0041cc,
509*4882a593Smuzhiyun 	.cm_bypclk_dpll_iva = 0x4a0041dc,
510*4882a593Smuzhiyun 	.cm_clkmode_dpll_abe = 0x4a0041e0,
511*4882a593Smuzhiyun 	.cm_idlest_dpll_abe = 0x4a0041e4,
512*4882a593Smuzhiyun 	.cm_autoidle_dpll_abe = 0x4a0041e8,
513*4882a593Smuzhiyun 	.cm_clksel_dpll_abe = 0x4a0041ec,
514*4882a593Smuzhiyun 	.cm_div_m2_dpll_abe = 0x4a0041f0,
515*4882a593Smuzhiyun 	.cm_div_m3_dpll_abe = 0x4a0041f4,
516*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_abe = 0x4a004208,
517*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_abe = 0x4a00420c,
518*4882a593Smuzhiyun 	.cm_clkmode_dpll_ddrphy = 0x4a004220,
519*4882a593Smuzhiyun 	.cm_idlest_dpll_ddrphy = 0x4a004224,
520*4882a593Smuzhiyun 	.cm_autoidle_dpll_ddrphy = 0x4a004228,
521*4882a593Smuzhiyun 	.cm_clksel_dpll_ddrphy = 0x4a00422c,
522*4882a593Smuzhiyun 	.cm_div_m2_dpll_ddrphy = 0x4a004230,
523*4882a593Smuzhiyun 	.cm_div_h11_dpll_ddrphy = 0x4a004238,
524*4882a593Smuzhiyun 	.cm_div_h12_dpll_ddrphy = 0x4a00423c,
525*4882a593Smuzhiyun 	.cm_div_h13_dpll_ddrphy = 0x4a004240,
526*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_ddrphy = 0x4a004248,
527*4882a593Smuzhiyun 	.cm_shadow_freq_config1 = 0x4a004260,
528*4882a593Smuzhiyun 	.cm_mpu_mpu_clkctrl = 0x4a004320,
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/* cm1.dsp */
531*4882a593Smuzhiyun 	.cm_dsp_clkstctrl = 0x4a004400,
532*4882a593Smuzhiyun 	.cm_dsp_dsp_clkctrl = 0x4a004420,
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* cm1.abe */
535*4882a593Smuzhiyun 	.cm1_abe_clkstctrl = 0x4a004500,
536*4882a593Smuzhiyun 	.cm1_abe_l4abe_clkctrl = 0x4a004520,
537*4882a593Smuzhiyun 	.cm1_abe_aess_clkctrl = 0x4a004528,
538*4882a593Smuzhiyun 	.cm1_abe_pdm_clkctrl = 0x4a004530,
539*4882a593Smuzhiyun 	.cm1_abe_dmic_clkctrl = 0x4a004538,
540*4882a593Smuzhiyun 	.cm1_abe_mcasp_clkctrl = 0x4a004540,
541*4882a593Smuzhiyun 	.cm1_abe_mcbsp1_clkctrl = 0x4a004548,
542*4882a593Smuzhiyun 	.cm1_abe_mcbsp2_clkctrl = 0x4a004550,
543*4882a593Smuzhiyun 	.cm1_abe_mcbsp3_clkctrl = 0x4a004558,
544*4882a593Smuzhiyun 	.cm1_abe_slimbus_clkctrl = 0x4a004560,
545*4882a593Smuzhiyun 	.cm1_abe_timer5_clkctrl = 0x4a004568,
546*4882a593Smuzhiyun 	.cm1_abe_timer6_clkctrl = 0x4a004570,
547*4882a593Smuzhiyun 	.cm1_abe_timer7_clkctrl = 0x4a004578,
548*4882a593Smuzhiyun 	.cm1_abe_timer8_clkctrl = 0x4a004580,
549*4882a593Smuzhiyun 	.cm1_abe_wdt3_clkctrl = 0x4a004588,
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* cm2.ckgen */
552*4882a593Smuzhiyun 	.cm_clksel_mpu_m3_iss_root = 0x4a008100,
553*4882a593Smuzhiyun 	.cm_clksel_usb_60mhz = 0x4a008104,
554*4882a593Smuzhiyun 	.cm_scale_fclk = 0x4a008108,
555*4882a593Smuzhiyun 	.cm_core_dvfs_perf1 = 0x4a008110,
556*4882a593Smuzhiyun 	.cm_core_dvfs_perf2 = 0x4a008114,
557*4882a593Smuzhiyun 	.cm_core_dvfs_perf3 = 0x4a008118,
558*4882a593Smuzhiyun 	.cm_core_dvfs_perf4 = 0x4a00811c,
559*4882a593Smuzhiyun 	.cm_core_dvfs_current = 0x4a008124,
560*4882a593Smuzhiyun 	.cm_iva_dvfs_perf_tesla = 0x4a008128,
561*4882a593Smuzhiyun 	.cm_iva_dvfs_perf_ivahd = 0x4a00812c,
562*4882a593Smuzhiyun 	.cm_iva_dvfs_perf_abe = 0x4a008130,
563*4882a593Smuzhiyun 	.cm_iva_dvfs_current = 0x4a008138,
564*4882a593Smuzhiyun 	.cm_clkmode_dpll_per = 0x4a008140,
565*4882a593Smuzhiyun 	.cm_idlest_dpll_per = 0x4a008144,
566*4882a593Smuzhiyun 	.cm_autoidle_dpll_per = 0x4a008148,
567*4882a593Smuzhiyun 	.cm_clksel_dpll_per = 0x4a00814c,
568*4882a593Smuzhiyun 	.cm_div_m2_dpll_per = 0x4a008150,
569*4882a593Smuzhiyun 	.cm_div_m3_dpll_per = 0x4a008154,
570*4882a593Smuzhiyun 	.cm_div_h11_dpll_per = 0x4a008158,
571*4882a593Smuzhiyun 	.cm_div_h12_dpll_per = 0x4a00815c,
572*4882a593Smuzhiyun 	.cm_div_h13_dpll_per = 0x4a008160,
573*4882a593Smuzhiyun 	.cm_div_h14_dpll_per = 0x4a008164,
574*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_per = 0x4a008168,
575*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_per = 0x4a00816c,
576*4882a593Smuzhiyun 	.cm_emu_override_dpll_per = 0x4a008170,
577*4882a593Smuzhiyun 	.cm_clkmode_dpll_usb = 0x4a008180,
578*4882a593Smuzhiyun 	.cm_idlest_dpll_usb = 0x4a008184,
579*4882a593Smuzhiyun 	.cm_autoidle_dpll_usb = 0x4a008188,
580*4882a593Smuzhiyun 	.cm_clksel_dpll_usb = 0x4a00818c,
581*4882a593Smuzhiyun 	.cm_div_m2_dpll_usb = 0x4a008190,
582*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_usb = 0x4a0081a8,
583*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_usb = 0x4a0081ac,
584*4882a593Smuzhiyun 	.cm_clkdcoldo_dpll_usb = 0x4a0081b4,
585*4882a593Smuzhiyun 	.cm_clkmode_dpll_unipro = 0x4a0081c0,
586*4882a593Smuzhiyun 	.cm_idlest_dpll_unipro = 0x4a0081c4,
587*4882a593Smuzhiyun 	.cm_autoidle_dpll_unipro = 0x4a0081c8,
588*4882a593Smuzhiyun 	.cm_clksel_dpll_unipro = 0x4a0081cc,
589*4882a593Smuzhiyun 	.cm_div_m2_dpll_unipro = 0x4a0081d0,
590*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_unipro = 0x4a0081e8,
591*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_unipro = 0x4a0081ec,
592*4882a593Smuzhiyun 	.cm_coreaon_usb_phy1_core_clkctrl = 0x4A008640,
593*4882a593Smuzhiyun 	.cm_coreaon_bandgap_clkctrl = 0x4a008648,
594*4882a593Smuzhiyun 	.cm_coreaon_io_srcomp_clkctrl = 0x4a008650,
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* cm2.core */
597*4882a593Smuzhiyun 	.cm_l3_1_clkstctrl = 0x4a008700,
598*4882a593Smuzhiyun 	.cm_l3_1_dynamicdep = 0x4a008708,
599*4882a593Smuzhiyun 	.cm_l3_1_l3_1_clkctrl = 0x4a008720,
600*4882a593Smuzhiyun 	.cm_l3_2_clkstctrl = 0x4a008800,
601*4882a593Smuzhiyun 	.cm_l3_2_dynamicdep = 0x4a008808,
602*4882a593Smuzhiyun 	.cm_l3_2_l3_2_clkctrl = 0x4a008820,
603*4882a593Smuzhiyun 	.cm_l3_gpmc_clkctrl = 0x4a008828,
604*4882a593Smuzhiyun 	.cm_l3_2_ocmc_ram_clkctrl = 0x4a008830,
605*4882a593Smuzhiyun 	.cm_mpu_m3_clkstctrl = 0x4a008900,
606*4882a593Smuzhiyun 	.cm_mpu_m3_staticdep = 0x4a008904,
607*4882a593Smuzhiyun 	.cm_mpu_m3_dynamicdep = 0x4a008908,
608*4882a593Smuzhiyun 	.cm_mpu_m3_mpu_m3_clkctrl = 0x4a008920,
609*4882a593Smuzhiyun 	.cm_sdma_clkstctrl = 0x4a008a00,
610*4882a593Smuzhiyun 	.cm_sdma_staticdep = 0x4a008a04,
611*4882a593Smuzhiyun 	.cm_sdma_dynamicdep = 0x4a008a08,
612*4882a593Smuzhiyun 	.cm_sdma_sdma_clkctrl = 0x4a008a20,
613*4882a593Smuzhiyun 	.cm_memif_clkstctrl = 0x4a008b00,
614*4882a593Smuzhiyun 	.cm_memif_dmm_clkctrl = 0x4a008b20,
615*4882a593Smuzhiyun 	.cm_memif_emif_fw_clkctrl = 0x4a008b28,
616*4882a593Smuzhiyun 	.cm_memif_emif_1_clkctrl = 0x4a008b30,
617*4882a593Smuzhiyun 	.cm_memif_emif_2_clkctrl = 0x4a008b38,
618*4882a593Smuzhiyun 	.cm_memif_dll_clkctrl = 0x4a008b40,
619*4882a593Smuzhiyun 	.cm_memif_emif_h1_clkctrl = 0x4a008b50,
620*4882a593Smuzhiyun 	.cm_memif_emif_h2_clkctrl = 0x4a008b58,
621*4882a593Smuzhiyun 	.cm_memif_dll_h_clkctrl = 0x4a008b60,
622*4882a593Smuzhiyun 	.cm_c2c_clkstctrl = 0x4a008c00,
623*4882a593Smuzhiyun 	.cm_c2c_staticdep = 0x4a008c04,
624*4882a593Smuzhiyun 	.cm_c2c_dynamicdep = 0x4a008c08,
625*4882a593Smuzhiyun 	.cm_c2c_sad2d_clkctrl = 0x4a008c20,
626*4882a593Smuzhiyun 	.cm_c2c_modem_icr_clkctrl = 0x4a008c28,
627*4882a593Smuzhiyun 	.cm_c2c_sad2d_fw_clkctrl = 0x4a008c30,
628*4882a593Smuzhiyun 	.cm_l4cfg_clkstctrl = 0x4a008d00,
629*4882a593Smuzhiyun 	.cm_l4cfg_dynamicdep = 0x4a008d08,
630*4882a593Smuzhiyun 	.cm_l4cfg_l4_cfg_clkctrl = 0x4a008d20,
631*4882a593Smuzhiyun 	.cm_l4cfg_hw_sem_clkctrl = 0x4a008d28,
632*4882a593Smuzhiyun 	.cm_l4cfg_mailbox_clkctrl = 0x4a008d30,
633*4882a593Smuzhiyun 	.cm_l4cfg_sar_rom_clkctrl = 0x4a008d38,
634*4882a593Smuzhiyun 	.cm_l3instr_clkstctrl = 0x4a008e00,
635*4882a593Smuzhiyun 	.cm_l3instr_l3_3_clkctrl = 0x4a008e20,
636*4882a593Smuzhiyun 	.cm_l3instr_l3_instr_clkctrl = 0x4a008e28,
637*4882a593Smuzhiyun 	.cm_l3instr_intrconn_wp1_clkctrl = 0x4a008e40,
638*4882a593Smuzhiyun 	.cm_l4per_clkstctrl = 0x4a009000,
639*4882a593Smuzhiyun 	.cm_l4per_dynamicdep = 0x4a009008,
640*4882a593Smuzhiyun 	.cm_l4per_adc_clkctrl = 0x4a009020,
641*4882a593Smuzhiyun 	.cm_l4per_gptimer10_clkctrl = 0x4a009028,
642*4882a593Smuzhiyun 	.cm_l4per_gptimer11_clkctrl = 0x4a009030,
643*4882a593Smuzhiyun 	.cm_l4per_gptimer2_clkctrl = 0x4a009038,
644*4882a593Smuzhiyun 	.cm_l4per_gptimer3_clkctrl = 0x4a009040,
645*4882a593Smuzhiyun 	.cm_l4per_gptimer4_clkctrl = 0x4a009048,
646*4882a593Smuzhiyun 	.cm_l4per_gptimer9_clkctrl = 0x4a009050,
647*4882a593Smuzhiyun 	.cm_l4per_elm_clkctrl = 0x4a009058,
648*4882a593Smuzhiyun 	.cm_l4per_gpio2_clkctrl = 0x4a009060,
649*4882a593Smuzhiyun 	.cm_l4per_gpio3_clkctrl = 0x4a009068,
650*4882a593Smuzhiyun 	.cm_l4per_gpio4_clkctrl = 0x4a009070,
651*4882a593Smuzhiyun 	.cm_l4per_gpio5_clkctrl = 0x4a009078,
652*4882a593Smuzhiyun 	.cm_l4per_gpio6_clkctrl = 0x4a009080,
653*4882a593Smuzhiyun 	.cm_l4per_hdq1w_clkctrl = 0x4a009088,
654*4882a593Smuzhiyun 	.cm_l4per_hecc1_clkctrl = 0x4a009090,
655*4882a593Smuzhiyun 	.cm_l4per_hecc2_clkctrl = 0x4a009098,
656*4882a593Smuzhiyun 	.cm_l4per_i2c1_clkctrl = 0x4a0090a0,
657*4882a593Smuzhiyun 	.cm_l4per_i2c2_clkctrl = 0x4a0090a8,
658*4882a593Smuzhiyun 	.cm_l4per_i2c3_clkctrl = 0x4a0090b0,
659*4882a593Smuzhiyun 	.cm_l4per_i2c4_clkctrl = 0x4a0090b8,
660*4882a593Smuzhiyun 	.cm_l4per_l4per_clkctrl = 0x4a0090c0,
661*4882a593Smuzhiyun 	.cm_l4per_mcasp2_clkctrl = 0x4a0090d0,
662*4882a593Smuzhiyun 	.cm_l4per_mcasp3_clkctrl = 0x4a0090d8,
663*4882a593Smuzhiyun 	.cm_l4per_mgate_clkctrl = 0x4a0090e8,
664*4882a593Smuzhiyun 	.cm_l4per_mcspi1_clkctrl = 0x4a0090f0,
665*4882a593Smuzhiyun 	.cm_l4per_mcspi2_clkctrl = 0x4a0090f8,
666*4882a593Smuzhiyun 	.cm_l4per_mcspi3_clkctrl = 0x4a009100,
667*4882a593Smuzhiyun 	.cm_l4per_mcspi4_clkctrl = 0x4a009108,
668*4882a593Smuzhiyun 	.cm_l4per_gpio7_clkctrl = 0x4a009110,
669*4882a593Smuzhiyun 	.cm_l4per_gpio8_clkctrl = 0x4a009118,
670*4882a593Smuzhiyun 	.cm_l4per_mmcsd3_clkctrl = 0x4a009120,
671*4882a593Smuzhiyun 	.cm_l4per_mmcsd4_clkctrl = 0x4a009128,
672*4882a593Smuzhiyun 	.cm_l4per_msprohg_clkctrl = 0x4a009130,
673*4882a593Smuzhiyun 	.cm_l4per_slimbus2_clkctrl = 0x4a009138,
674*4882a593Smuzhiyun 	.cm_l4per_uart1_clkctrl = 0x4a009140,
675*4882a593Smuzhiyun 	.cm_l4per_uart2_clkctrl = 0x4a009148,
676*4882a593Smuzhiyun 	.cm_l4per_uart3_clkctrl = 0x4a009150,
677*4882a593Smuzhiyun 	.cm_l4per_uart4_clkctrl = 0x4a009158,
678*4882a593Smuzhiyun 	.cm_l4per_mmcsd5_clkctrl = 0x4a009160,
679*4882a593Smuzhiyun 	.cm_l4per_i2c5_clkctrl = 0x4a009168,
680*4882a593Smuzhiyun 	.cm_l4per_uart5_clkctrl = 0x4a009170,
681*4882a593Smuzhiyun 	.cm_l4per_uart6_clkctrl = 0x4a009178,
682*4882a593Smuzhiyun 	.cm_l4sec_clkstctrl = 0x4a009180,
683*4882a593Smuzhiyun 	.cm_l4sec_staticdep = 0x4a009184,
684*4882a593Smuzhiyun 	.cm_l4sec_dynamicdep = 0x4a009188,
685*4882a593Smuzhiyun 	.cm_l4sec_aes1_clkctrl = 0x4a0091a0,
686*4882a593Smuzhiyun 	.cm_l4sec_aes2_clkctrl = 0x4a0091a8,
687*4882a593Smuzhiyun 	.cm_l4sec_des3des_clkctrl = 0x4a0091b0,
688*4882a593Smuzhiyun 	.cm_l4sec_pkaeip29_clkctrl = 0x4a0091b8,
689*4882a593Smuzhiyun 	.cm_l4sec_rng_clkctrl = 0x4a0091c0,
690*4882a593Smuzhiyun 	.cm_l4sec_sha2md51_clkctrl = 0x4a0091c8,
691*4882a593Smuzhiyun 	.cm_l4sec_cryptodma_clkctrl = 0x4a0091d8,
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	/* cm2.ivahd */
694*4882a593Smuzhiyun 	.cm_ivahd_clkstctrl = 0x4a009200,
695*4882a593Smuzhiyun 	.cm_ivahd_ivahd_clkctrl = 0x4a009220,
696*4882a593Smuzhiyun 	.cm_ivahd_sl2_clkctrl = 0x4a009228,
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/* cm2.cam */
699*4882a593Smuzhiyun 	.cm_cam_clkstctrl = 0x4a009300,
700*4882a593Smuzhiyun 	.cm_cam_iss_clkctrl = 0x4a009320,
701*4882a593Smuzhiyun 	.cm_cam_fdif_clkctrl = 0x4a009328,
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/* cm2.dss */
704*4882a593Smuzhiyun 	.cm_dss_clkstctrl = 0x4a009400,
705*4882a593Smuzhiyun 	.cm_dss_dss_clkctrl = 0x4a009420,
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	/* cm2.sgx */
708*4882a593Smuzhiyun 	.cm_sgx_clkstctrl = 0x4a009500,
709*4882a593Smuzhiyun 	.cm_sgx_sgx_clkctrl = 0x4a009520,
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	/* cm2.l3init */
712*4882a593Smuzhiyun 	.cm_l3init_clkstctrl = 0x4a009600,
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	/* cm2.l3init */
715*4882a593Smuzhiyun 	.cm_l3init_hsmmc1_clkctrl = 0x4a009628,
716*4882a593Smuzhiyun 	.cm_l3init_hsmmc2_clkctrl = 0x4a009630,
717*4882a593Smuzhiyun 	.cm_l3init_hsi_clkctrl = 0x4a009638,
718*4882a593Smuzhiyun 	.cm_l3init_hsusbhost_clkctrl = 0x4a009658,
719*4882a593Smuzhiyun 	.cm_l3init_hsusbotg_clkctrl = 0x4a009660,
720*4882a593Smuzhiyun 	.cm_l3init_hsusbtll_clkctrl = 0x4a009668,
721*4882a593Smuzhiyun 	.cm_l3init_p1500_clkctrl = 0x4a009678,
722*4882a593Smuzhiyun 	.cm_l3init_sata_clkctrl = 0x4a009688,
723*4882a593Smuzhiyun 	.cm_l3init_fsusb_clkctrl = 0x4a0096d0,
724*4882a593Smuzhiyun 	.cm_l3init_ocp2scp1_clkctrl = 0x4a0096e0,
725*4882a593Smuzhiyun 	.cm_l3init_ocp2scp3_clkctrl = 0x4a0096e8,
726*4882a593Smuzhiyun 	.cm_l3init_usb_otg_ss1_clkctrl = 0x4a0096f0,
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/* prm irqstatus regs */
729*4882a593Smuzhiyun 	.prm_irqstatus_mpu = 0x4ae06010,
730*4882a593Smuzhiyun 	.prm_irqstatus_mpu_2 = 0x4ae06014,
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* l4 wkup regs */
733*4882a593Smuzhiyun 	.cm_abe_pll_ref_clksel = 0x4ae0610c,
734*4882a593Smuzhiyun 	.cm_sys_clksel = 0x4ae06110,
735*4882a593Smuzhiyun 	.cm_wkup_clkstctrl = 0x4ae07900,
736*4882a593Smuzhiyun 	.cm_wkup_l4wkup_clkctrl = 0x4ae07920,
737*4882a593Smuzhiyun 	.cm_wkup_wdtimer1_clkctrl = 0x4ae07928,
738*4882a593Smuzhiyun 	.cm_wkup_wdtimer2_clkctrl = 0x4ae07930,
739*4882a593Smuzhiyun 	.cm_wkup_gpio1_clkctrl = 0x4ae07938,
740*4882a593Smuzhiyun 	.cm_wkup_gptimer1_clkctrl = 0x4ae07940,
741*4882a593Smuzhiyun 	.cm_wkup_gptimer12_clkctrl = 0x4ae07948,
742*4882a593Smuzhiyun 	.cm_wkup_synctimer_clkctrl = 0x4ae07950,
743*4882a593Smuzhiyun 	.cm_wkup_usim_clkctrl = 0x4ae07958,
744*4882a593Smuzhiyun 	.cm_wkup_sarram_clkctrl = 0x4ae07960,
745*4882a593Smuzhiyun 	.cm_wkup_keyboard_clkctrl = 0x4ae07978,
746*4882a593Smuzhiyun 	.cm_wkup_rtc_clkctrl = 0x4ae07980,
747*4882a593Smuzhiyun 	.cm_wkup_bandgap_clkctrl = 0x4ae07988,
748*4882a593Smuzhiyun 	.cm_wkupaon_scrm_clkctrl = 0x4ae07990,
749*4882a593Smuzhiyun 	.cm_wkupaon_io_srcomp_clkctrl = 0x4ae07998,
750*4882a593Smuzhiyun 	.prm_rstctrl = 0x4ae07c00,
751*4882a593Smuzhiyun 	.prm_rstst = 0x4ae07c04,
752*4882a593Smuzhiyun 	.prm_rsttime = 0x4ae07c08,
753*4882a593Smuzhiyun 	.prm_vc_val_bypass = 0x4ae07ca0,
754*4882a593Smuzhiyun 	.prm_vc_cfg_i2c_mode = 0x4ae07cb4,
755*4882a593Smuzhiyun 	.prm_vc_cfg_i2c_clk = 0x4ae07cb8,
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	.prm_abbldo_mpu_setup = 0x4ae07cdc,
758*4882a593Smuzhiyun 	.prm_abbldo_mpu_ctrl = 0x4ae07ce0,
759*4882a593Smuzhiyun 	.prm_abbldo_mm_setup = 0x4ae07ce4,
760*4882a593Smuzhiyun 	.prm_abbldo_mm_ctrl = 0x4ae07ce8,
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* SCRM stuff, used by some boards */
763*4882a593Smuzhiyun 	.scrm_auxclk0 = 0x4ae0a310,
764*4882a593Smuzhiyun 	.scrm_auxclk1 = 0x4ae0a314,
765*4882a593Smuzhiyun };
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun struct prcm_regs const dra7xx_prcm = {
768*4882a593Smuzhiyun 	/* cm1.ckgen */
769*4882a593Smuzhiyun 	.cm_clksel_core				= 0x4a005100,
770*4882a593Smuzhiyun 	.cm_clksel_abe				= 0x4a005108,
771*4882a593Smuzhiyun 	.cm_dll_ctrl				= 0x4a005110,
772*4882a593Smuzhiyun 	.cm_clkmode_dpll_core			= 0x4a005120,
773*4882a593Smuzhiyun 	.cm_idlest_dpll_core			= 0x4a005124,
774*4882a593Smuzhiyun 	.cm_autoidle_dpll_core			= 0x4a005128,
775*4882a593Smuzhiyun 	.cm_clksel_dpll_core			= 0x4a00512c,
776*4882a593Smuzhiyun 	.cm_div_m2_dpll_core			= 0x4a005130,
777*4882a593Smuzhiyun 	.cm_div_m3_dpll_core			= 0x4a005134,
778*4882a593Smuzhiyun 	.cm_div_h11_dpll_core			= 0x4a005138,
779*4882a593Smuzhiyun 	.cm_div_h12_dpll_core			= 0x4a00513c,
780*4882a593Smuzhiyun 	.cm_div_h13_dpll_core			= 0x4a005140,
781*4882a593Smuzhiyun 	.cm_div_h14_dpll_core			= 0x4a005144,
782*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_core		= 0x4a005148,
783*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_core		= 0x4a00514c,
784*4882a593Smuzhiyun 	.cm_div_h21_dpll_core			= 0x4a005150,
785*4882a593Smuzhiyun 	.cm_div_h22_dpllcore			= 0x4a005154,
786*4882a593Smuzhiyun 	.cm_div_h23_dpll_core			= 0x4a005158,
787*4882a593Smuzhiyun 	.cm_div_h24_dpll_core			= 0x4a00515c,
788*4882a593Smuzhiyun 	.cm_clkmode_dpll_mpu			= 0x4a005160,
789*4882a593Smuzhiyun 	.cm_idlest_dpll_mpu			= 0x4a005164,
790*4882a593Smuzhiyun 	.cm_autoidle_dpll_mpu			= 0x4a005168,
791*4882a593Smuzhiyun 	.cm_clksel_dpll_mpu			= 0x4a00516c,
792*4882a593Smuzhiyun 	.cm_div_m2_dpll_mpu			= 0x4a005170,
793*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_mpu		= 0x4a005188,
794*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_mpu		= 0x4a00518c,
795*4882a593Smuzhiyun 	.cm_bypclk_dpll_mpu			= 0x4a00519c,
796*4882a593Smuzhiyun 	.cm_clkmode_dpll_iva			= 0x4a0051a0,
797*4882a593Smuzhiyun 	.cm_idlest_dpll_iva			= 0x4a0051a4,
798*4882a593Smuzhiyun 	.cm_autoidle_dpll_iva			= 0x4a0051a8,
799*4882a593Smuzhiyun 	.cm_clksel_dpll_iva			= 0x4a0051ac,
800*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_iva		= 0x4a0051c8,
801*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_iva		= 0x4a0051cc,
802*4882a593Smuzhiyun 	.cm_bypclk_dpll_iva			= 0x4a0051dc,
803*4882a593Smuzhiyun 	.cm_clkmode_dpll_abe			= 0x4a0051e0,
804*4882a593Smuzhiyun 	.cm_idlest_dpll_abe			= 0x4a0051e4,
805*4882a593Smuzhiyun 	.cm_autoidle_dpll_abe			= 0x4a0051e8,
806*4882a593Smuzhiyun 	.cm_clksel_dpll_abe			= 0x4a0051ec,
807*4882a593Smuzhiyun 	.cm_div_m2_dpll_abe			= 0x4a0051f0,
808*4882a593Smuzhiyun 	.cm_div_m3_dpll_abe			= 0x4a0051f4,
809*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_abe		= 0x4a005208,
810*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_abe		= 0x4a00520c,
811*4882a593Smuzhiyun 	.cm_clkmode_dpll_ddrphy			= 0x4a005210,
812*4882a593Smuzhiyun 	.cm_idlest_dpll_ddrphy			= 0x4a005214,
813*4882a593Smuzhiyun 	.cm_autoidle_dpll_ddrphy		= 0x4a005218,
814*4882a593Smuzhiyun 	.cm_clksel_dpll_ddrphy			= 0x4a00521c,
815*4882a593Smuzhiyun 	.cm_div_m2_dpll_ddrphy			= 0x4a005220,
816*4882a593Smuzhiyun 	.cm_div_h11_dpll_ddrphy			= 0x4a005228,
817*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_ddrphy		= 0x4a00522c,
818*4882a593Smuzhiyun 	.cm_clkmode_dpll_dsp			= 0x4a005234,
819*4882a593Smuzhiyun 	.cm_shadow_freq_config1			= 0x4a005260,
820*4882a593Smuzhiyun 	.cm_clkmode_dpll_gmac			= 0x4a0052a8,
821*4882a593Smuzhiyun 	.cm_coreaon_usb_phy1_core_clkctrl	= 0x4a008640,
822*4882a593Smuzhiyun 	.cm_coreaon_usb_phy2_core_clkctrl	= 0x4a008688,
823*4882a593Smuzhiyun 	.cm_coreaon_usb_phy3_core_clkctrl	= 0x4a008698,
824*4882a593Smuzhiyun 	.cm_coreaon_l3init_60m_gfclk_clkctrl	= 0x4a0086c0,
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* cm1.mpu */
827*4882a593Smuzhiyun 	.cm_mpu_mpu_clkctrl			= 0x4a005320,
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	/* cm1.dsp */
830*4882a593Smuzhiyun 	.cm_dsp_clkstctrl			= 0x4a005400,
831*4882a593Smuzhiyun 	.cm_dsp_dsp_clkctrl			= 0x4a005420,
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	/* cm IPU */
834*4882a593Smuzhiyun 	.cm_ipu_clkstctrl			= 0x4a005540,
835*4882a593Smuzhiyun 	.cm_ipu_i2c5_clkctrl			= 0x4a005578,
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	/* prm irqstatus regs */
838*4882a593Smuzhiyun 	.prm_irqstatus_mpu			= 0x4ae06010,
839*4882a593Smuzhiyun 	.prm_irqstatus_mpu_2			= 0x4ae06014,
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* cm2.ckgen */
842*4882a593Smuzhiyun 	.cm_clksel_usb_60mhz			= 0x4a008104,
843*4882a593Smuzhiyun 	.cm_clkmode_dpll_per			= 0x4a008140,
844*4882a593Smuzhiyun 	.cm_idlest_dpll_per			= 0x4a008144,
845*4882a593Smuzhiyun 	.cm_autoidle_dpll_per			= 0x4a008148,
846*4882a593Smuzhiyun 	.cm_clksel_dpll_per			= 0x4a00814c,
847*4882a593Smuzhiyun 	.cm_div_m2_dpll_per			= 0x4a008150,
848*4882a593Smuzhiyun 	.cm_div_m3_dpll_per			= 0x4a008154,
849*4882a593Smuzhiyun 	.cm_div_h11_dpll_per			= 0x4a008158,
850*4882a593Smuzhiyun 	.cm_div_h12_dpll_per			= 0x4a00815c,
851*4882a593Smuzhiyun 	.cm_div_h13_dpll_per			= 0x4a008160,
852*4882a593Smuzhiyun 	.cm_div_h14_dpll_per			= 0x4a008164,
853*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_per		= 0x4a008168,
854*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_per		= 0x4a00816c,
855*4882a593Smuzhiyun 	.cm_clkmode_dpll_usb			= 0x4a008180,
856*4882a593Smuzhiyun 	.cm_idlest_dpll_usb			= 0x4a008184,
857*4882a593Smuzhiyun 	.cm_autoidle_dpll_usb			= 0x4a008188,
858*4882a593Smuzhiyun 	.cm_clksel_dpll_usb			= 0x4a00818c,
859*4882a593Smuzhiyun 	.cm_div_m2_dpll_usb			= 0x4a008190,
860*4882a593Smuzhiyun 	.cm_ssc_deltamstep_dpll_usb		= 0x4a0081a8,
861*4882a593Smuzhiyun 	.cm_ssc_modfreqdiv_dpll_usb		= 0x4a0081ac,
862*4882a593Smuzhiyun 	.cm_clkdcoldo_dpll_usb			= 0x4a0081b4,
863*4882a593Smuzhiyun 	.cm_clkmode_dpll_pcie_ref		= 0x4a008200,
864*4882a593Smuzhiyun 	.cm_clkmode_apll_pcie			= 0x4a00821c,
865*4882a593Smuzhiyun 	.cm_idlest_apll_pcie			= 0x4a008220,
866*4882a593Smuzhiyun 	.cm_div_m2_apll_pcie			= 0x4a008224,
867*4882a593Smuzhiyun 	.cm_clkvcoldo_apll_pcie			= 0x4a008228,
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	/* cm2.core */
870*4882a593Smuzhiyun 	.cm_l3_1_clkstctrl			= 0x4a008700,
871*4882a593Smuzhiyun 	.cm_l3_1_dynamicdep			= 0x4a008708,
872*4882a593Smuzhiyun 	.cm_l3_1_l3_1_clkctrl			= 0x4a008720,
873*4882a593Smuzhiyun 	.cm_l3_gpmc_clkctrl			= 0x4a008728,
874*4882a593Smuzhiyun 	.cm_mpu_m3_clkstctrl			= 0x4a008900,
875*4882a593Smuzhiyun 	.cm_mpu_m3_staticdep			= 0x4a008904,
876*4882a593Smuzhiyun 	.cm_mpu_m3_dynamicdep			= 0x4a008908,
877*4882a593Smuzhiyun 	.cm_mpu_m3_mpu_m3_clkctrl		= 0x4a008920,
878*4882a593Smuzhiyun 	.cm_sdma_clkstctrl			= 0x4a008a00,
879*4882a593Smuzhiyun 	.cm_sdma_staticdep			= 0x4a008a04,
880*4882a593Smuzhiyun 	.cm_sdma_dynamicdep			= 0x4a008a08,
881*4882a593Smuzhiyun 	.cm_sdma_sdma_clkctrl			= 0x4a008a20,
882*4882a593Smuzhiyun 	.cm_memif_clkstctrl			= 0x4a008b00,
883*4882a593Smuzhiyun 	.cm_memif_dmm_clkctrl			= 0x4a008b20,
884*4882a593Smuzhiyun 	.cm_memif_emif_fw_clkctrl		= 0x4a008b28,
885*4882a593Smuzhiyun 	.cm_memif_emif_1_clkctrl		= 0x4a008b30,
886*4882a593Smuzhiyun 	.cm_memif_emif_2_clkctrl		= 0x4a008b38,
887*4882a593Smuzhiyun 	.cm_memif_dll_clkctrl			= 0x4a008b40,
888*4882a593Smuzhiyun 	.cm_l4cfg_clkstctrl			= 0x4a008d00,
889*4882a593Smuzhiyun 	.cm_l4cfg_dynamicdep			= 0x4a008d08,
890*4882a593Smuzhiyun 	.cm_l4cfg_l4_cfg_clkctrl		= 0x4a008d20,
891*4882a593Smuzhiyun 	.cm_l4cfg_hw_sem_clkctrl		= 0x4a008d28,
892*4882a593Smuzhiyun 	.cm_l4cfg_mailbox_clkctrl		= 0x4a008d30,
893*4882a593Smuzhiyun 	.cm_l4cfg_sar_rom_clkctrl		= 0x4a008d38,
894*4882a593Smuzhiyun 	.cm_l3instr_clkstctrl			= 0x4a008e00,
895*4882a593Smuzhiyun 	.cm_l3instr_l3_3_clkctrl		= 0x4a008e20,
896*4882a593Smuzhiyun 	.cm_l3instr_l3_instr_clkctrl		= 0x4a008e28,
897*4882a593Smuzhiyun 	.cm_l3instr_intrconn_wp1_clkctrl	= 0x4a008e40,
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/* cm2.ivahd */
900*4882a593Smuzhiyun 	.cm_ivahd_clkstctrl			= 0x4a008f00,
901*4882a593Smuzhiyun 	.cm_ivahd_ivahd_clkctrl			= 0x4a008f20,
902*4882a593Smuzhiyun 	.cm_ivahd_sl2_clkctrl			= 0x4a008f28,
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* cm2.cam */
905*4882a593Smuzhiyun 	.cm_cam_clkstctrl			= 0x4a009000,
906*4882a593Smuzhiyun 	.cm_cam_vip1_clkctrl			= 0x4a009020,
907*4882a593Smuzhiyun 	.cm_cam_vip2_clkctrl			= 0x4a009028,
908*4882a593Smuzhiyun 	.cm_cam_vip3_clkctrl			= 0x4a009030,
909*4882a593Smuzhiyun 	.cm_cam_lvdsrx_clkctrl			= 0x4a009038,
910*4882a593Smuzhiyun 	.cm_cam_csi1_clkctrl			= 0x4a009040,
911*4882a593Smuzhiyun 	.cm_cam_csi2_clkctrl			= 0x4a009048,
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* cm2.dss */
914*4882a593Smuzhiyun 	.cm_dss_clkstctrl			= 0x4a009100,
915*4882a593Smuzhiyun 	.cm_dss_dss_clkctrl			= 0x4a009120,
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	/* cm2.sgx */
918*4882a593Smuzhiyun 	.cm_sgx_clkstctrl			= 0x4a009200,
919*4882a593Smuzhiyun 	.cm_sgx_sgx_clkctrl			= 0x4a009220,
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* cm2.l3init */
922*4882a593Smuzhiyun 	.cm_l3init_clkstctrl			= 0x4a009300,
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/* cm2.l3init */
925*4882a593Smuzhiyun 	.cm_l3init_hsmmc1_clkctrl		= 0x4a009328,
926*4882a593Smuzhiyun 	.cm_l3init_hsmmc2_clkctrl		= 0x4a009330,
927*4882a593Smuzhiyun 	.cm_l3init_hsusbhost_clkctrl		= 0x4a009340,
928*4882a593Smuzhiyun 	.cm_l3init_hsusbotg_clkctrl		= 0x4a009348,
929*4882a593Smuzhiyun 	.cm_l3init_hsusbtll_clkctrl		= 0x4a009350,
930*4882a593Smuzhiyun 	.cm_l3init_sata_clkctrl			= 0x4a009388,
931*4882a593Smuzhiyun 	.cm_gmac_clkstctrl			= 0x4a0093c0,
932*4882a593Smuzhiyun 	.cm_gmac_gmac_clkctrl			= 0x4a0093d0,
933*4882a593Smuzhiyun 	.cm_l3init_ocp2scp1_clkctrl		= 0x4a0093e0,
934*4882a593Smuzhiyun 	.cm_l3init_ocp2scp3_clkctrl		= 0x4a0093e8,
935*4882a593Smuzhiyun 	.cm_l3init_usb_otg_ss1_clkctrl		= 0x4a0093f0,
936*4882a593Smuzhiyun 	.cm_l3init_usb_otg_ss2_clkctrl		= 0x4a009340,
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* cm2.l4per */
939*4882a593Smuzhiyun 	.cm_l4per_clkstctrl			= 0x4a009700,
940*4882a593Smuzhiyun 	.cm_l4per_dynamicdep			= 0x4a009708,
941*4882a593Smuzhiyun 	.cm_l4per_gptimer10_clkctrl		= 0x4a009728,
942*4882a593Smuzhiyun 	.cm_l4per_gptimer11_clkctrl		= 0x4a009730,
943*4882a593Smuzhiyun 	.cm_l4per_gptimer2_clkctrl		= 0x4a009738,
944*4882a593Smuzhiyun 	.cm_l4per_gptimer3_clkctrl		= 0x4a009740,
945*4882a593Smuzhiyun 	.cm_l4per_gptimer4_clkctrl		= 0x4a009748,
946*4882a593Smuzhiyun 	.cm_l4per_gptimer9_clkctrl		= 0x4a009750,
947*4882a593Smuzhiyun 	.cm_l4per_elm_clkctrl			= 0x4a009758,
948*4882a593Smuzhiyun 	.cm_l4per_gpio2_clkctrl			= 0x4a009760,
949*4882a593Smuzhiyun 	.cm_l4per_gpio3_clkctrl			= 0x4a009768,
950*4882a593Smuzhiyun 	.cm_l4per_gpio4_clkctrl			= 0x4a009770,
951*4882a593Smuzhiyun 	.cm_l4per_gpio5_clkctrl			= 0x4a009778,
952*4882a593Smuzhiyun 	.cm_l4per_gpio6_clkctrl			= 0x4a009780,
953*4882a593Smuzhiyun 	.cm_l4per_hdq1w_clkctrl			= 0x4a009788,
954*4882a593Smuzhiyun 	.cm_l4per_i2c1_clkctrl			= 0x4a0097a0,
955*4882a593Smuzhiyun 	.cm_l4per_i2c2_clkctrl			= 0x4a0097a8,
956*4882a593Smuzhiyun 	.cm_l4per_i2c3_clkctrl			= 0x4a0097b0,
957*4882a593Smuzhiyun 	.cm_l4per_i2c4_clkctrl			= 0x4a0097b8,
958*4882a593Smuzhiyun 	.cm_l4per_l4per_clkctrl			= 0x4a0097c0,
959*4882a593Smuzhiyun 	.cm_l4per_mcspi1_clkctrl		= 0x4a0097f0,
960*4882a593Smuzhiyun 	.cm_l4per_mcspi2_clkctrl		= 0x4a0097f8,
961*4882a593Smuzhiyun 	.cm_l4per_mcspi3_clkctrl		= 0x4a009800,
962*4882a593Smuzhiyun 	.cm_l4per_mcspi4_clkctrl		= 0x4a009808,
963*4882a593Smuzhiyun 	.cm_l4per_gpio7_clkctrl			= 0x4a009810,
964*4882a593Smuzhiyun 	.cm_l4per_gpio8_clkctrl			= 0x4a009818,
965*4882a593Smuzhiyun 	.cm_l4per_mmcsd3_clkctrl		= 0x4a009820,
966*4882a593Smuzhiyun 	.cm_l4per_mmcsd4_clkctrl		= 0x4a009828,
967*4882a593Smuzhiyun 	.cm_l4per_qspi_clkctrl			= 0x4a009838,
968*4882a593Smuzhiyun 	.cm_l4per_uart1_clkctrl			= 0x4a009840,
969*4882a593Smuzhiyun 	.cm_l4per_uart2_clkctrl			= 0x4a009848,
970*4882a593Smuzhiyun 	.cm_l4per_uart3_clkctrl			= 0x4a009850,
971*4882a593Smuzhiyun 	.cm_l4per_uart4_clkctrl			= 0x4a009858,
972*4882a593Smuzhiyun 	.cm_l4per_uart5_clkctrl			= 0x4a009870,
973*4882a593Smuzhiyun 	.cm_l4sec_clkstctrl			= 0x4a009880,
974*4882a593Smuzhiyun 	.cm_l4sec_staticdep			= 0x4a009884,
975*4882a593Smuzhiyun 	.cm_l4sec_dynamicdep			= 0x4a009888,
976*4882a593Smuzhiyun 	.cm_l4sec_aes1_clkctrl			= 0x4a0098a0,
977*4882a593Smuzhiyun 	.cm_l4sec_aes2_clkctrl			= 0x4a0098a8,
978*4882a593Smuzhiyun 	.cm_l4sec_des3des_clkctrl		= 0x4a0098b0,
979*4882a593Smuzhiyun 	.cm_l4sec_rng_clkctrl			= 0x4a0098c0,
980*4882a593Smuzhiyun 	.cm_l4sec_sha2md51_clkctrl		= 0x4a0098c8,
981*4882a593Smuzhiyun 	.cm_l4sec_cryptodma_clkctrl		= 0x4a0098d8,
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/* l4 wkup regs */
984*4882a593Smuzhiyun 	.cm_abe_pll_ref_clksel			= 0x4ae0610c,
985*4882a593Smuzhiyun 	.cm_sys_clksel				= 0x4ae06110,
986*4882a593Smuzhiyun 	.cm_abe_pll_sys_clksel			= 0x4ae06118,
987*4882a593Smuzhiyun 	.cm_wkup_clkstctrl			= 0x4ae07800,
988*4882a593Smuzhiyun 	.cm_wkup_l4wkup_clkctrl			= 0x4ae07820,
989*4882a593Smuzhiyun 	.cm_wkup_wdtimer1_clkctrl		= 0x4ae07828,
990*4882a593Smuzhiyun 	.cm_wkup_wdtimer2_clkctrl		= 0x4ae07830,
991*4882a593Smuzhiyun 	.cm_wkup_gpio1_clkctrl			= 0x4ae07838,
992*4882a593Smuzhiyun 	.cm_wkup_gptimer1_clkctrl		= 0x4ae07840,
993*4882a593Smuzhiyun 	.cm_wkup_gptimer12_clkctrl		= 0x4ae07848,
994*4882a593Smuzhiyun 	.cm_wkup_sarram_clkctrl			= 0x4ae07860,
995*4882a593Smuzhiyun 	.cm_wkup_keyboard_clkctrl		= 0x4ae07878,
996*4882a593Smuzhiyun 	.cm_wkupaon_scrm_clkctrl		= 0x4ae07890,
997*4882a593Smuzhiyun 	.prm_rstctrl				= 0x4ae07d00,
998*4882a593Smuzhiyun 	.prm_rstst				= 0x4ae07d04,
999*4882a593Smuzhiyun 	.prm_rsttime				= 0x4ae07d08,
1000*4882a593Smuzhiyun 	.prm_io_pmctrl				= 0x4ae07d20,
1001*4882a593Smuzhiyun 	.prm_vc_val_bypass			= 0x4ae07da0,
1002*4882a593Smuzhiyun 	.prm_vc_cfg_i2c_mode			= 0x4ae07db4,
1003*4882a593Smuzhiyun 	.prm_vc_cfg_i2c_clk			= 0x4ae07db8,
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	.prm_abbldo_mpu_setup			= 0x4AE07DDC,
1006*4882a593Smuzhiyun 	.prm_abbldo_mpu_ctrl			= 0x4AE07DE0,
1007*4882a593Smuzhiyun 	.prm_abbldo_iva_setup			= 0x4AE07E34,
1008*4882a593Smuzhiyun 	.prm_abbldo_iva_ctrl			= 0x4AE07E24,
1009*4882a593Smuzhiyun 	.prm_abbldo_eve_setup			= 0x4AE07E30,
1010*4882a593Smuzhiyun 	.prm_abbldo_eve_ctrl			= 0x4AE07E20,
1011*4882a593Smuzhiyun 	.prm_abbldo_gpu_setup			= 0x4AE07DE4,
1012*4882a593Smuzhiyun 	.prm_abbldo_gpu_ctrl			= 0x4AE07DE8,
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	/*l3main1 edma*/
1015*4882a593Smuzhiyun 	.cm_l3main1_tptc1_clkctrl               = 0x4a008778,
1016*4882a593Smuzhiyun 	.cm_l3main1_tptc2_clkctrl               = 0x4a008780,
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun 
clrset_spare_register(u8 spare_type,u32 clear_bits,u32 set_bits)1019*4882a593Smuzhiyun void clrset_spare_register(u8 spare_type, u32 clear_bits, u32 set_bits)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	u32 reg = spare_type ? (*ctrl)->ctrl_core_sma_sw_1 :
1022*4882a593Smuzhiyun 		(*ctrl)->ctrl_core_sma_sw_0;
1023*4882a593Smuzhiyun 	clrsetbits_le32(reg, clear_bits, set_bits);
1024*4882a593Smuzhiyun }
1025