xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-omap2/omap5/dra7xx_iodelay.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2015
3*4882a593Smuzhiyun  * Texas Instruments Incorporated, <www.ti.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Lokesh Vutla <lokeshvutla@ti.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/utils.h>
12*4882a593Smuzhiyun #include <asm/arch/dra7xx_iodelay.h>
13*4882a593Smuzhiyun #include <asm/arch/omap.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/mux_dra7xx.h>
17*4882a593Smuzhiyun #include <asm/omap_common.h>
18*4882a593Smuzhiyun 
isolate_io(u32 isolate)19*4882a593Smuzhiyun static int isolate_io(u32 isolate)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	if (isolate) {
22*4882a593Smuzhiyun 		clrsetbits_le32((*ctrl)->control_pbias, SDCARD_PWRDNZ,
23*4882a593Smuzhiyun 				SDCARD_PWRDNZ);
24*4882a593Smuzhiyun 		clrsetbits_le32((*ctrl)->control_pbias, SDCARD_BIAS_PWRDNZ,
25*4882a593Smuzhiyun 				SDCARD_BIAS_PWRDNZ);
26*4882a593Smuzhiyun 	}
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	/* Override control on ISOCLKIN signal to IO pad ring. */
29*4882a593Smuzhiyun 	clrsetbits_le32((*prcm)->prm_io_pmctrl, PMCTRL_ISOCLK_OVERRIDE_MASK,
30*4882a593Smuzhiyun 			PMCTRL_ISOCLK_OVERRIDE_CTRL);
31*4882a593Smuzhiyun 	if (!wait_on_value(PMCTRL_ISOCLK_STATUS_MASK, PMCTRL_ISOCLK_STATUS_MASK,
32*4882a593Smuzhiyun 			   (u32 *)(*prcm)->prm_io_pmctrl, LDELAY))
33*4882a593Smuzhiyun 		return ERR_DEISOLATE_IO << isolate;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/* Isolate/Deisolate IO */
36*4882a593Smuzhiyun 	clrsetbits_le32((*ctrl)->ctrl_core_sma_sw_0, CTRL_ISOLATE_MASK,
37*4882a593Smuzhiyun 			isolate << CTRL_ISOLATE_SHIFT);
38*4882a593Smuzhiyun 	/* Dummy read to add delay t > 10ns */
39*4882a593Smuzhiyun 	readl((*ctrl)->ctrl_core_sma_sw_0);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* Return control on ISOCLKIN to hardware */
42*4882a593Smuzhiyun 	clrsetbits_le32((*prcm)->prm_io_pmctrl, PMCTRL_ISOCLK_OVERRIDE_MASK,
43*4882a593Smuzhiyun 			PMCTRL_ISOCLK_NOT_OVERRIDE_CTRL);
44*4882a593Smuzhiyun 	if (!wait_on_value(PMCTRL_ISOCLK_STATUS_MASK,
45*4882a593Smuzhiyun 			   0 << PMCTRL_ISOCLK_STATUS_SHIFT,
46*4882a593Smuzhiyun 			   (u32 *)(*prcm)->prm_io_pmctrl, LDELAY))
47*4882a593Smuzhiyun 		return ERR_DEISOLATE_IO << isolate;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
calibrate_iodelay(u32 base)52*4882a593Smuzhiyun static int calibrate_iodelay(u32 base)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	u32 reg;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* Configure REFCLK period */
57*4882a593Smuzhiyun 	reg = readl(base + CFG_REG_2_OFFSET);
58*4882a593Smuzhiyun 	reg &= ~CFG_REG_REFCLK_PERIOD_MASK;
59*4882a593Smuzhiyun 	reg |= CFG_REG_REFCLK_PERIOD;
60*4882a593Smuzhiyun 	writel(reg, base + CFG_REG_2_OFFSET);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* Initiate Calibration */
63*4882a593Smuzhiyun 	clrsetbits_le32(base + CFG_REG_0_OFFSET, CFG_REG_CALIB_STRT_MASK,
64*4882a593Smuzhiyun 			CFG_REG_CALIB_STRT << CFG_REG_CALIB_STRT_SHIFT);
65*4882a593Smuzhiyun 	if (!wait_on_value(CFG_REG_CALIB_STRT_MASK, CFG_REG_CALIB_END,
66*4882a593Smuzhiyun 			   (u32 *)(base + CFG_REG_0_OFFSET), LDELAY))
67*4882a593Smuzhiyun 		return ERR_CALIBRATE_IODELAY;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
update_delay_mechanism(u32 base)72*4882a593Smuzhiyun static int update_delay_mechanism(u32 base)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	/* Initiate the reload of calibrated values. */
75*4882a593Smuzhiyun 	clrsetbits_le32(base + CFG_REG_0_OFFSET, CFG_REG_ROM_READ_MASK,
76*4882a593Smuzhiyun 			CFG_REG_ROM_READ_START);
77*4882a593Smuzhiyun 	if (!wait_on_value(CFG_REG_ROM_READ_MASK, CFG_REG_ROM_READ_END,
78*4882a593Smuzhiyun 			   (u32 *)(base + CFG_REG_0_OFFSET), LDELAY))
79*4882a593Smuzhiyun 		return ERR_UPDATE_DELAY;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
calculate_delay(u32 base,u16 offset,u16 den)84*4882a593Smuzhiyun static u32 calculate_delay(u32 base, u16 offset, u16 den)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	u16 refclk_period, dly_cnt, ref_cnt;
87*4882a593Smuzhiyun 	u32 reg, q, r;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	refclk_period = readl(base + CFG_REG_2_OFFSET) &
90*4882a593Smuzhiyun 			      CFG_REG_REFCLK_PERIOD_MASK;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	reg = readl(base + offset);
93*4882a593Smuzhiyun 	dly_cnt = (reg & CFG_REG_DLY_CNT_MASK) >> CFG_REG_DLY_CNT_SHIFT;
94*4882a593Smuzhiyun 	ref_cnt = (reg & CFG_REG_REF_CNT_MASK) >> CFG_REG_REF_CNT_SHIFT;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	if (!dly_cnt || !den)
97*4882a593Smuzhiyun 		return 0;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/*
100*4882a593Smuzhiyun 	 * To avoid overflow and integer truncation, delay value
101*4882a593Smuzhiyun 	 * is calculated as quotient + remainder.
102*4882a593Smuzhiyun 	 */
103*4882a593Smuzhiyun 	q = 5 * ((ref_cnt * refclk_period) / (dly_cnt * den));
104*4882a593Smuzhiyun 	r = (10 * ((ref_cnt * refclk_period) % (dly_cnt * den))) /
105*4882a593Smuzhiyun 		(2 * dly_cnt * den);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return q + r;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
get_cfg_reg(u16 a_delay,u16 g_delay,u32 cpde,u32 fpde)110*4882a593Smuzhiyun static u32 get_cfg_reg(u16 a_delay, u16 g_delay, u32 cpde, u32 fpde)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	u32 g_delay_coarse, g_delay_fine;
113*4882a593Smuzhiyun 	u32 a_delay_coarse, a_delay_fine;
114*4882a593Smuzhiyun 	u32 c_elements, f_elements;
115*4882a593Smuzhiyun 	u32 total_delay, reg = 0;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	g_delay_coarse = g_delay / 920;
118*4882a593Smuzhiyun 	g_delay_fine = ((g_delay % 920) * 10) / 60;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	a_delay_coarse = a_delay / cpde;
121*4882a593Smuzhiyun 	a_delay_fine = ((a_delay % cpde) * 10) / fpde;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	c_elements = g_delay_coarse + a_delay_coarse;
124*4882a593Smuzhiyun 	f_elements = (g_delay_fine + a_delay_fine) / 10;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (f_elements > 22) {
127*4882a593Smuzhiyun 		total_delay = c_elements * cpde + f_elements * fpde;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 		c_elements = total_delay / cpde;
130*4882a593Smuzhiyun 		f_elements = (total_delay % cpde) / fpde;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	reg = (c_elements << CFG_X_COARSE_DLY_SHIFT) & CFG_X_COARSE_DLY_MASK;
134*4882a593Smuzhiyun 	reg |= (f_elements << CFG_X_FINE_DLY_SHIFT) & CFG_X_FINE_DLY_MASK;
135*4882a593Smuzhiyun 	reg |= CFG_X_SIGNATURE << CFG_X_SIGNATURE_SHIFT;
136*4882a593Smuzhiyun 	reg |= CFG_X_LOCK << CFG_X_LOCK_SHIFT;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return reg;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
do_set_iodelay(u32 base,struct iodelay_cfg_entry const * array,int niodelays)141*4882a593Smuzhiyun int do_set_iodelay(u32 base, struct iodelay_cfg_entry const *array,
142*4882a593Smuzhiyun 		   int niodelays)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct iodelay_cfg_entry *iodelay = (struct iodelay_cfg_entry *)array;
145*4882a593Smuzhiyun 	u32 reg, cpde, fpde, i;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	if (!niodelays)
148*4882a593Smuzhiyun 		return 0;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	cpde = calculate_delay((*ctrl)->iodelay_config_base, CFG_REG_3_OFFSET,
151*4882a593Smuzhiyun 			       88);
152*4882a593Smuzhiyun 	if (!cpde)
153*4882a593Smuzhiyun 		return ERR_CPDE;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	fpde = calculate_delay((*ctrl)->iodelay_config_base, CFG_REG_4_OFFSET,
156*4882a593Smuzhiyun 			       264);
157*4882a593Smuzhiyun 	if (!fpde)
158*4882a593Smuzhiyun 		return ERR_FPDE;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	for (i = 0; i < niodelays; i++, iodelay++) {
161*4882a593Smuzhiyun 		reg = get_cfg_reg(iodelay->a_delay, iodelay->g_delay, cpde,
162*4882a593Smuzhiyun 				  fpde);
163*4882a593Smuzhiyun 		writel(reg, base + iodelay->offset);
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
__recalibrate_iodelay_start(void)169*4882a593Smuzhiyun int __recalibrate_iodelay_start(void)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	int ret = 0;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* IO recalibration should be done only from SRAM */
174*4882a593Smuzhiyun 	if (OMAP_INIT_CONTEXT_SPL != omap_hw_init_context()) {
175*4882a593Smuzhiyun 		puts("IODELAY recalibration called from invalid context - use only from SPL in SRAM\n");
176*4882a593Smuzhiyun 		return -1;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* unlock IODELAY CONFIG registers */
180*4882a593Smuzhiyun 	writel(CFG_IODELAY_UNLOCK_KEY, (*ctrl)->iodelay_config_base +
181*4882a593Smuzhiyun 	       CFG_REG_8_OFFSET);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	ret = calibrate_iodelay((*ctrl)->iodelay_config_base);
184*4882a593Smuzhiyun 	if (ret)
185*4882a593Smuzhiyun 		goto err;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	ret = isolate_io(ISOLATE_IO);
188*4882a593Smuzhiyun 	if (ret)
189*4882a593Smuzhiyun 		goto err;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	ret = update_delay_mechanism((*ctrl)->iodelay_config_base);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun err:
194*4882a593Smuzhiyun 	return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
__recalibrate_iodelay_end(int ret)197*4882a593Smuzhiyun void __recalibrate_iodelay_end(int ret)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* IO recalibration should be done only from SRAM */
201*4882a593Smuzhiyun 	if (OMAP_INIT_CONTEXT_SPL != omap_hw_init_context()) {
202*4882a593Smuzhiyun 		puts("IODELAY recalibration called from invalid context - use only from SPL in SRAM\n");
203*4882a593Smuzhiyun 		return;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (!ret)
207*4882a593Smuzhiyun 		ret = isolate_io(DEISOLATE_IO);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* lock IODELAY CONFIG registers */
210*4882a593Smuzhiyun 	writel(CFG_IODELAY_LOCK_KEY, (*ctrl)->iodelay_config_base +
211*4882a593Smuzhiyun 	       CFG_REG_8_OFFSET);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/*
214*4882a593Smuzhiyun 	 * UART cannot be used during IO recalibration sequence as IOs are in
215*4882a593Smuzhiyun 	 * isolation. So error handling and debug prints are done after
216*4882a593Smuzhiyun 	 * complete IO delay recalibration sequence
217*4882a593Smuzhiyun 	 */
218*4882a593Smuzhiyun 	switch (ret) {
219*4882a593Smuzhiyun 	case ERR_CALIBRATE_IODELAY:
220*4882a593Smuzhiyun 		puts("IODELAY: IO delay calibration sequence failed\n");
221*4882a593Smuzhiyun 		break;
222*4882a593Smuzhiyun 	case ERR_ISOLATE_IO:
223*4882a593Smuzhiyun 		puts("IODELAY: Isolation of Device IOs failed\n");
224*4882a593Smuzhiyun 		break;
225*4882a593Smuzhiyun 	case ERR_UPDATE_DELAY:
226*4882a593Smuzhiyun 		puts("IODELAY: Delay mechanism update with new calibrated values failed\n");
227*4882a593Smuzhiyun 		break;
228*4882a593Smuzhiyun 	case ERR_DEISOLATE_IO:
229*4882a593Smuzhiyun 		puts("IODELAY: De-isolation of Device IOs failed\n");
230*4882a593Smuzhiyun 		break;
231*4882a593Smuzhiyun 	case ERR_CPDE:
232*4882a593Smuzhiyun 		puts("IODELAY: CPDE calculation failed\n");
233*4882a593Smuzhiyun 		break;
234*4882a593Smuzhiyun 	case ERR_FPDE:
235*4882a593Smuzhiyun 		puts("IODELAY: FPDE calculation failed\n");
236*4882a593Smuzhiyun 		break;
237*4882a593Smuzhiyun 	case -1:
238*4882a593Smuzhiyun 		puts("IODELAY: Wrong Context call?\n");
239*4882a593Smuzhiyun 		break;
240*4882a593Smuzhiyun 	default:
241*4882a593Smuzhiyun 		debug("IODELAY: IO delay recalibration successfully completed\n");
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	return;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
__recalibrate_iodelay(struct pad_conf_entry const * pad,int npads,struct iodelay_cfg_entry const * iodelay,int niodelays)247*4882a593Smuzhiyun void __recalibrate_iodelay(struct pad_conf_entry const *pad, int npads,
248*4882a593Smuzhiyun 			   struct iodelay_cfg_entry const *iodelay,
249*4882a593Smuzhiyun 			   int niodelays)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	int ret = 0;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* IO recalibration should be done only from SRAM */
254*4882a593Smuzhiyun 	if (OMAP_INIT_CONTEXT_SPL != omap_hw_init_context()) {
255*4882a593Smuzhiyun 		puts("IODELAY recalibration called from invalid context - use only from SPL in SRAM\n");
256*4882a593Smuzhiyun 		return;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	ret = __recalibrate_iodelay_start();
260*4882a593Smuzhiyun 	if (ret)
261*4882a593Smuzhiyun 		goto err;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* Configure Mux settings */
264*4882a593Smuzhiyun 	do_set_mux32((*ctrl)->control_padconf_core_base, pad, npads);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Configure Manual IO timing modes */
267*4882a593Smuzhiyun 	ret = do_set_iodelay((*ctrl)->iodelay_config_base, iodelay, niodelays);
268*4882a593Smuzhiyun 	if (ret)
269*4882a593Smuzhiyun 		goto err;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun err:
272*4882a593Smuzhiyun 	__recalibrate_iodelay_end(ret);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun }
275