1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * HW data initialization for OMAP4
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2013
6*4882a593Smuzhiyun * Texas Instruments, <www.ti.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Sricharan R <r.sricharan@ti.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <asm/arch/omap.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <asm/omap_common.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/omap_gpio.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct prcm_regs const **prcm =
21*4882a593Smuzhiyun (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
22*4882a593Smuzhiyun struct dplls const **dplls_data =
23*4882a593Smuzhiyun (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
24*4882a593Smuzhiyun struct vcores_data const **omap_vcores =
25*4882a593Smuzhiyun (struct vcores_data const **) OMAP_SRAM_SCRATCH_VCORES_PTR;
26*4882a593Smuzhiyun struct omap_sys_ctrl_regs const **ctrl =
27*4882a593Smuzhiyun (struct omap_sys_ctrl_regs const **)OMAP_SRAM_SCRATCH_SYS_CTRL;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * The M & N values in the following tables are created using the
31*4882a593Smuzhiyun * following tool:
32*4882a593Smuzhiyun * tools/omap/clocks_get_m_n.c
33*4882a593Smuzhiyun * Please use this tool for creating the table for any new frequency.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun * dpll locked at 1400 MHz MPU clk at 700 MHz(OPP100) - DCC OFF
38*4882a593Smuzhiyun * OMAP4460 OPP_NOM frequency
39*4882a593Smuzhiyun */
40*4882a593Smuzhiyun static const struct dpll_params mpu_dpll_params_1400mhz[NUM_SYS_CLKS] = {
41*4882a593Smuzhiyun {175, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
42*4882a593Smuzhiyun {700, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
43*4882a593Smuzhiyun {125, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
44*4882a593Smuzhiyun {401, 10, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
45*4882a593Smuzhiyun {350, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
46*4882a593Smuzhiyun {700, 26, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
47*4882a593Smuzhiyun {638, 34, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * dpll locked at 1600 MHz - MPU clk at 800 MHz(OPP Turbo 4430)
52*4882a593Smuzhiyun * OMAP4430 OPP_TURBO frequency
53*4882a593Smuzhiyun * OMAP4470 OPP_NOM frequency
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun static const struct dpll_params mpu_dpll_params_1600mhz[NUM_SYS_CLKS] = {
56*4882a593Smuzhiyun {200, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
57*4882a593Smuzhiyun {800, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
58*4882a593Smuzhiyun {619, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
59*4882a593Smuzhiyun {125, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
60*4882a593Smuzhiyun {400, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
61*4882a593Smuzhiyun {800, 26, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
62*4882a593Smuzhiyun {125, 5, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * dpll locked at 1200 MHz - MPU clk at 600 MHz
67*4882a593Smuzhiyun * OMAP4430 OPP_NOM frequency
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun static const struct dpll_params mpu_dpll_params_1200mhz[NUM_SYS_CLKS] = {
70*4882a593Smuzhiyun {50, 0, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
71*4882a593Smuzhiyun {600, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
72*4882a593Smuzhiyun {250, 6, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
73*4882a593Smuzhiyun {125, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
74*4882a593Smuzhiyun {300, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
75*4882a593Smuzhiyun {200, 8, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
76*4882a593Smuzhiyun {125, 7, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* OMAP4460 OPP_NOM frequency */
80*4882a593Smuzhiyun /* OMAP4470 OPP_NOM (Low Power) frequency */
81*4882a593Smuzhiyun static const struct dpll_params core_dpll_params_1600mhz[NUM_SYS_CLKS] = {
82*4882a593Smuzhiyun {200, 2, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
83*4882a593Smuzhiyun {800, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
84*4882a593Smuzhiyun {619, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
85*4882a593Smuzhiyun {125, 2, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
86*4882a593Smuzhiyun {400, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
87*4882a593Smuzhiyun {800, 26, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
88*4882a593Smuzhiyun {125, 5, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* OMAP4430 ES1 OPP_NOM frequency */
92*4882a593Smuzhiyun static const struct dpll_params core_dpll_params_es1_1524mhz[NUM_SYS_CLKS] = {
93*4882a593Smuzhiyun {127, 1, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
94*4882a593Smuzhiyun {762, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
95*4882a593Smuzhiyun {635, 13, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
96*4882a593Smuzhiyun {635, 15, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
97*4882a593Smuzhiyun {381, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
98*4882a593Smuzhiyun {254, 8, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
99*4882a593Smuzhiyun {496, 24, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* OMAP4430 ES2.X OPP_NOM frequency */
103*4882a593Smuzhiyun static const struct dpll_params
104*4882a593Smuzhiyun core_dpll_params_es2_1600mhz_ddr200mhz[NUM_SYS_CLKS] = {
105*4882a593Smuzhiyun {200, 2, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
106*4882a593Smuzhiyun {800, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
107*4882a593Smuzhiyun {619, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
108*4882a593Smuzhiyun {125, 2, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
109*4882a593Smuzhiyun {400, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
110*4882a593Smuzhiyun {800, 26, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
111*4882a593Smuzhiyun {125, 5, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static const struct dpll_params per_dpll_params_1536mhz[NUM_SYS_CLKS] = {
115*4882a593Smuzhiyun {64, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 12 MHz */
116*4882a593Smuzhiyun {768, 12, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 13 MHz */
117*4882a593Smuzhiyun {320, 6, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 16.8 MHz */
118*4882a593Smuzhiyun {40, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 19.2 MHz */
119*4882a593Smuzhiyun {384, 12, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 26 MHz */
120*4882a593Smuzhiyun {256, 8, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 27 MHz */
121*4882a593Smuzhiyun {20, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1} /* 38.4 MHz */
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const struct dpll_params iva_dpll_params_1862mhz[NUM_SYS_CLKS] = {
125*4882a593Smuzhiyun {931, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
126*4882a593Smuzhiyun {931, 12, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
127*4882a593Smuzhiyun {665, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
128*4882a593Smuzhiyun {727, 14, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
129*4882a593Smuzhiyun {931, 25, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
130*4882a593Smuzhiyun {931, 26, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
131*4882a593Smuzhiyun {291, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* ABE M & N values with sys_clk as source */
135*4882a593Smuzhiyun #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
136*4882a593Smuzhiyun static const struct dpll_params
137*4882a593Smuzhiyun abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
138*4882a593Smuzhiyun {49, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
139*4882a593Smuzhiyun {68, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
140*4882a593Smuzhiyun {35, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
141*4882a593Smuzhiyun {46, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
142*4882a593Smuzhiyun {34, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
143*4882a593Smuzhiyun {29, 7, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
144*4882a593Smuzhiyun {64, 24, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun #else
147*4882a593Smuzhiyun /* ABE M & N values with 32K clock as source */
148*4882a593Smuzhiyun static const struct dpll_params abe_dpll_params_32k_196608khz = {
149*4882a593Smuzhiyun 750, 0, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
154*4882a593Smuzhiyun {80, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
155*4882a593Smuzhiyun {960, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
156*4882a593Smuzhiyun {400, 6, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
157*4882a593Smuzhiyun {50, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
158*4882a593Smuzhiyun {480, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
159*4882a593Smuzhiyun {320, 8, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
160*4882a593Smuzhiyun {25, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct dplls omap4430_dplls_es1 = {
164*4882a593Smuzhiyun .mpu = mpu_dpll_params_1200mhz,
165*4882a593Smuzhiyun .core = core_dpll_params_es1_1524mhz,
166*4882a593Smuzhiyun .per = per_dpll_params_1536mhz,
167*4882a593Smuzhiyun .iva = iva_dpll_params_1862mhz,
168*4882a593Smuzhiyun #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
169*4882a593Smuzhiyun .abe = abe_dpll_params_sysclk_196608khz,
170*4882a593Smuzhiyun #else
171*4882a593Smuzhiyun .abe = &abe_dpll_params_32k_196608khz,
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun .usb = usb_dpll_params_1920mhz,
174*4882a593Smuzhiyun .ddr = NULL
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun struct dplls omap4430_dplls_es20 = {
178*4882a593Smuzhiyun .mpu = mpu_dpll_params_1200mhz,
179*4882a593Smuzhiyun .core = core_dpll_params_es2_1600mhz_ddr200mhz,
180*4882a593Smuzhiyun .per = per_dpll_params_1536mhz,
181*4882a593Smuzhiyun .iva = iva_dpll_params_1862mhz,
182*4882a593Smuzhiyun #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
183*4882a593Smuzhiyun .abe = abe_dpll_params_sysclk_196608khz,
184*4882a593Smuzhiyun #else
185*4882a593Smuzhiyun .abe = &abe_dpll_params_32k_196608khz,
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun .usb = usb_dpll_params_1920mhz,
188*4882a593Smuzhiyun .ddr = NULL
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun struct dplls omap4430_dplls = {
192*4882a593Smuzhiyun .mpu = mpu_dpll_params_1200mhz,
193*4882a593Smuzhiyun .core = core_dpll_params_1600mhz,
194*4882a593Smuzhiyun .per = per_dpll_params_1536mhz,
195*4882a593Smuzhiyun .iva = iva_dpll_params_1862mhz,
196*4882a593Smuzhiyun #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
197*4882a593Smuzhiyun .abe = abe_dpll_params_sysclk_196608khz,
198*4882a593Smuzhiyun #else
199*4882a593Smuzhiyun .abe = &abe_dpll_params_32k_196608khz,
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun .usb = usb_dpll_params_1920mhz,
202*4882a593Smuzhiyun .ddr = NULL
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun struct dplls omap4460_dplls = {
206*4882a593Smuzhiyun .mpu = mpu_dpll_params_1400mhz,
207*4882a593Smuzhiyun .core = core_dpll_params_1600mhz,
208*4882a593Smuzhiyun .per = per_dpll_params_1536mhz,
209*4882a593Smuzhiyun .iva = iva_dpll_params_1862mhz,
210*4882a593Smuzhiyun #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
211*4882a593Smuzhiyun .abe = abe_dpll_params_sysclk_196608khz,
212*4882a593Smuzhiyun #else
213*4882a593Smuzhiyun .abe = &abe_dpll_params_32k_196608khz,
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun .usb = usb_dpll_params_1920mhz,
216*4882a593Smuzhiyun .ddr = NULL
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun struct dplls omap4470_dplls = {
220*4882a593Smuzhiyun .mpu = mpu_dpll_params_1600mhz,
221*4882a593Smuzhiyun .core = core_dpll_params_1600mhz,
222*4882a593Smuzhiyun .per = per_dpll_params_1536mhz,
223*4882a593Smuzhiyun .iva = iva_dpll_params_1862mhz,
224*4882a593Smuzhiyun #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
225*4882a593Smuzhiyun .abe = abe_dpll_params_sysclk_196608khz,
226*4882a593Smuzhiyun #else
227*4882a593Smuzhiyun .abe = &abe_dpll_params_32k_196608khz,
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun .usb = usb_dpll_params_1920mhz,
230*4882a593Smuzhiyun .ddr = NULL
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun struct pmic_data twl6030_4430es1 = {
234*4882a593Smuzhiyun .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV,
235*4882a593Smuzhiyun .step = 12660, /* 12.66 mV represented in uV */
236*4882a593Smuzhiyun /* The code starts at 1 not 0 */
237*4882a593Smuzhiyun .start_code = 1,
238*4882a593Smuzhiyun .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
239*4882a593Smuzhiyun .pmic_bus_init = sri2c_init,
240*4882a593Smuzhiyun .pmic_write = omap_vc_bypass_send_value,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* twl6030 struct is used for TWL6030 and TWL6032 PMIC */
244*4882a593Smuzhiyun struct pmic_data twl6030 = {
245*4882a593Smuzhiyun .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV,
246*4882a593Smuzhiyun .step = 12660, /* 12.66 mV represented in uV */
247*4882a593Smuzhiyun /* The code starts at 1 not 0 */
248*4882a593Smuzhiyun .start_code = 1,
249*4882a593Smuzhiyun .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
250*4882a593Smuzhiyun .pmic_bus_init = sri2c_init,
251*4882a593Smuzhiyun .pmic_write = omap_vc_bypass_send_value,
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun struct pmic_data tps62361 = {
255*4882a593Smuzhiyun .base_offset = TPS62361_BASE_VOLT_MV,
256*4882a593Smuzhiyun .step = 10000, /* 10 mV represented in uV */
257*4882a593Smuzhiyun .start_code = 0,
258*4882a593Smuzhiyun .gpio = TPS62361_VSEL0_GPIO,
259*4882a593Smuzhiyun .gpio_en = 1,
260*4882a593Smuzhiyun .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
261*4882a593Smuzhiyun .pmic_bus_init = sri2c_init,
262*4882a593Smuzhiyun .pmic_write = omap_vc_bypass_send_value,
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun struct vcores_data omap4430_volts_es1 = {
266*4882a593Smuzhiyun .mpu.value[OPP_NOM] = 1325,
267*4882a593Smuzhiyun .mpu.addr = SMPS_REG_ADDR_VCORE1,
268*4882a593Smuzhiyun .mpu.pmic = &twl6030_4430es1,
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun .core.value[OPP_NOM] = 1200,
271*4882a593Smuzhiyun .core.addr = SMPS_REG_ADDR_VCORE3,
272*4882a593Smuzhiyun .core.pmic = &twl6030_4430es1,
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun .mm.value[OPP_NOM] = 1200,
275*4882a593Smuzhiyun .mm.addr = SMPS_REG_ADDR_VCORE2,
276*4882a593Smuzhiyun .mm.pmic = &twl6030_4430es1,
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun struct vcores_data omap4430_volts = {
280*4882a593Smuzhiyun .mpu.value[OPP_NOM] = 1325,
281*4882a593Smuzhiyun .mpu.addr = SMPS_REG_ADDR_VCORE1,
282*4882a593Smuzhiyun .mpu.pmic = &twl6030,
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun .core.value[OPP_NOM] = 1200,
285*4882a593Smuzhiyun .core.addr = SMPS_REG_ADDR_VCORE3,
286*4882a593Smuzhiyun .core.pmic = &twl6030,
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun .mm.value[OPP_NOM] = 1200,
289*4882a593Smuzhiyun .mm.addr = SMPS_REG_ADDR_VCORE2,
290*4882a593Smuzhiyun .mm.pmic = &twl6030,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun struct vcores_data omap4460_volts = {
294*4882a593Smuzhiyun .mpu.value[OPP_NOM] = 1203,
295*4882a593Smuzhiyun .mpu.addr = TPS62361_REG_ADDR_SET1,
296*4882a593Smuzhiyun .mpu.pmic = &tps62361,
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun .core.value[OPP_NOM] = 1200,
299*4882a593Smuzhiyun .core.addr = SMPS_REG_ADDR_VCORE1,
300*4882a593Smuzhiyun .core.pmic = &twl6030,
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun .mm.value[OPP_NOM] = 1200,
303*4882a593Smuzhiyun .mm.addr = SMPS_REG_ADDR_VCORE2,
304*4882a593Smuzhiyun .mm.pmic = &twl6030,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun * Take closest integer part of the mV value corresponding to a TWL6032 SMPS
309*4882a593Smuzhiyun * voltage selection code. Aligned with OMAP4470 ES1.0 OCA V.0.7.
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun struct vcores_data omap4470_volts = {
312*4882a593Smuzhiyun .mpu.value[OPP_NOM] = 1202,
313*4882a593Smuzhiyun .mpu.addr = SMPS_REG_ADDR_SMPS1,
314*4882a593Smuzhiyun .mpu.pmic = &twl6030,
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun .core.value[OPP_NOM] = 1126,
317*4882a593Smuzhiyun .core.addr = SMPS_REG_ADDR_SMPS2,
318*4882a593Smuzhiyun .core.pmic = &twl6030,
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun .mm.value[OPP_NOM] = 1139,
321*4882a593Smuzhiyun .mm.addr = SMPS_REG_ADDR_SMPS5,
322*4882a593Smuzhiyun .mm.pmic = &twl6030,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * Enable essential clock domains, modules and
327*4882a593Smuzhiyun * do some additional special settings needed
328*4882a593Smuzhiyun */
enable_basic_clocks(void)329*4882a593Smuzhiyun void enable_basic_clocks(void)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun u32 const clk_domains_essential[] = {
332*4882a593Smuzhiyun (*prcm)->cm_l4per_clkstctrl,
333*4882a593Smuzhiyun (*prcm)->cm_l3init_clkstctrl,
334*4882a593Smuzhiyun (*prcm)->cm_memif_clkstctrl,
335*4882a593Smuzhiyun (*prcm)->cm_l4cfg_clkstctrl,
336*4882a593Smuzhiyun 0
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun u32 const clk_modules_hw_auto_essential[] = {
340*4882a593Smuzhiyun (*prcm)->cm_l3_gpmc_clkctrl,
341*4882a593Smuzhiyun (*prcm)->cm_memif_emif_1_clkctrl,
342*4882a593Smuzhiyun (*prcm)->cm_memif_emif_2_clkctrl,
343*4882a593Smuzhiyun (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
344*4882a593Smuzhiyun (*prcm)->cm_wkup_gpio1_clkctrl,
345*4882a593Smuzhiyun (*prcm)->cm_l4per_gpio2_clkctrl,
346*4882a593Smuzhiyun (*prcm)->cm_l4per_gpio3_clkctrl,
347*4882a593Smuzhiyun (*prcm)->cm_l4per_gpio4_clkctrl,
348*4882a593Smuzhiyun (*prcm)->cm_l4per_gpio5_clkctrl,
349*4882a593Smuzhiyun (*prcm)->cm_l4per_gpio6_clkctrl,
350*4882a593Smuzhiyun 0
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun u32 const clk_modules_explicit_en_essential[] = {
354*4882a593Smuzhiyun (*prcm)->cm_wkup_gptimer1_clkctrl,
355*4882a593Smuzhiyun (*prcm)->cm_l3init_hsmmc1_clkctrl,
356*4882a593Smuzhiyun (*prcm)->cm_l3init_hsmmc2_clkctrl,
357*4882a593Smuzhiyun (*prcm)->cm_l4per_gptimer2_clkctrl,
358*4882a593Smuzhiyun (*prcm)->cm_wkup_wdtimer2_clkctrl,
359*4882a593Smuzhiyun (*prcm)->cm_l4per_uart3_clkctrl,
360*4882a593Smuzhiyun (*prcm)->cm_l4per_i2c1_clkctrl,
361*4882a593Smuzhiyun (*prcm)->cm_l4per_i2c2_clkctrl,
362*4882a593Smuzhiyun (*prcm)->cm_l4per_i2c3_clkctrl,
363*4882a593Smuzhiyun (*prcm)->cm_l4per_i2c4_clkctrl,
364*4882a593Smuzhiyun 0
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Enable optional additional functional clock for GPIO4 */
368*4882a593Smuzhiyun setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
369*4882a593Smuzhiyun GPIO4_CLKCTRL_OPTFCLKEN_MASK);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* Enable 96 MHz clock for MMC1 & MMC2 */
372*4882a593Smuzhiyun setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
373*4882a593Smuzhiyun HSMMC_CLKCTRL_CLKSEL_MASK);
374*4882a593Smuzhiyun setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
375*4882a593Smuzhiyun HSMMC_CLKCTRL_CLKSEL_MASK);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Select 32KHz clock as the source of GPTIMER1 */
378*4882a593Smuzhiyun setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
379*4882a593Smuzhiyun GPTIMER1_CLKCTRL_CLKSEL_MASK);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Enable optional 48M functional clock for USB PHY */
382*4882a593Smuzhiyun setbits_le32((*prcm)->cm_l3init_usbphy_clkctrl,
383*4882a593Smuzhiyun USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Enable 32 KHz clock for USB PHY */
386*4882a593Smuzhiyun setbits_le32((*prcm)->cm_coreaon_usb_phy1_core_clkctrl,
387*4882a593Smuzhiyun USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun do_enable_clocks(clk_domains_essential,
390*4882a593Smuzhiyun clk_modules_hw_auto_essential,
391*4882a593Smuzhiyun clk_modules_explicit_en_essential,
392*4882a593Smuzhiyun 1);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
enable_basic_uboot_clocks(void)395*4882a593Smuzhiyun void enable_basic_uboot_clocks(void)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun u32 const clk_domains_essential[] = {
398*4882a593Smuzhiyun 0
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun u32 const clk_modules_hw_auto_essential[] = {
402*4882a593Smuzhiyun (*prcm)->cm_l3init_hsusbotg_clkctrl,
403*4882a593Smuzhiyun (*prcm)->cm_l3init_usbphy_clkctrl,
404*4882a593Smuzhiyun (*prcm)->cm_clksel_usb_60mhz,
405*4882a593Smuzhiyun (*prcm)->cm_l3init_hsusbtll_clkctrl,
406*4882a593Smuzhiyun 0
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun u32 const clk_modules_explicit_en_essential[] = {
410*4882a593Smuzhiyun (*prcm)->cm_l4per_mcspi1_clkctrl,
411*4882a593Smuzhiyun (*prcm)->cm_l3init_hsusbhost_clkctrl,
412*4882a593Smuzhiyun 0
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun do_enable_clocks(clk_domains_essential,
416*4882a593Smuzhiyun clk_modules_hw_auto_essential,
417*4882a593Smuzhiyun clk_modules_explicit_en_essential,
418*4882a593Smuzhiyun 1);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
hw_data_init(void)421*4882a593Smuzhiyun void hw_data_init(void)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun u32 omap_rev = omap_revision();
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun (*prcm) = &omap4_prcm;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun switch (omap_rev) {
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun case OMAP4430_ES1_0:
430*4882a593Smuzhiyun *dplls_data = &omap4430_dplls_es1;
431*4882a593Smuzhiyun *omap_vcores = &omap4430_volts_es1;
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun case OMAP4430_ES2_0:
435*4882a593Smuzhiyun *dplls_data = &omap4430_dplls_es20;
436*4882a593Smuzhiyun *omap_vcores = &omap4430_volts;
437*4882a593Smuzhiyun break;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun case OMAP4430_ES2_1:
440*4882a593Smuzhiyun case OMAP4430_ES2_2:
441*4882a593Smuzhiyun case OMAP4430_ES2_3:
442*4882a593Smuzhiyun *dplls_data = &omap4430_dplls;
443*4882a593Smuzhiyun *omap_vcores = &omap4430_volts;
444*4882a593Smuzhiyun break;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun case OMAP4460_ES1_0:
447*4882a593Smuzhiyun case OMAP4460_ES1_1:
448*4882a593Smuzhiyun *dplls_data = &omap4460_dplls;
449*4882a593Smuzhiyun *omap_vcores = &omap4460_volts;
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun case OMAP4470_ES1_0:
453*4882a593Smuzhiyun *dplls_data = &omap4470_dplls;
454*4882a593Smuzhiyun *omap_vcores = &omap4470_volts;
455*4882a593Smuzhiyun break;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun default:
458*4882a593Smuzhiyun printf("\n INVALID OMAP REVISION ");
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun *ctrl = &omap4_ctrl;
462*4882a593Smuzhiyun }
463