xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-omap2/mem-common.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2010
3*4882a593Smuzhiyun  * Texas Instruments, <www.ti.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author :
6*4882a593Smuzhiyun  *     Mansoor Ahamed <mansoor.ahamed@ti.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Initial Code from:
9*4882a593Smuzhiyun  *     Manikandan Pillai <mani.pillai@ti.com>
10*4882a593Smuzhiyun  *     Richard Woodruff <r-woodruff2@ti.com>
11*4882a593Smuzhiyun  *     Syed Mohammed Khasim <khasim@ti.com>
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <asm/arch/cpu.h>
19*4882a593Smuzhiyun #include <asm/arch/mem.h>
20*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
21*4882a593Smuzhiyun #include <command.h>
22*4882a593Smuzhiyun #include <linux/mtd/omap_gpmc.h>
23*4882a593Smuzhiyun #include <jffs2/load_kernel.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun const struct gpmc *gpmc_cfg = (struct gpmc *)GPMC_BASE;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #if defined(CONFIG_NOR)
28*4882a593Smuzhiyun char gpmc_cs0_flash = MTD_DEV_TYPE_NOR;
29*4882a593Smuzhiyun #elif defined(CONFIG_NAND) || defined(CONFIG_CMD_NAND)
30*4882a593Smuzhiyun char gpmc_cs0_flash = MTD_DEV_TYPE_NAND;
31*4882a593Smuzhiyun #elif defined(CONFIG_CMD_ONENAND)
32*4882a593Smuzhiyun char gpmc_cs0_flash = MTD_DEV_TYPE_ONENAND;
33*4882a593Smuzhiyun #else
34*4882a593Smuzhiyun char gpmc_cs0_flash = -1;
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #if defined(CONFIG_OMAP34XX)
38*4882a593Smuzhiyun /********************************************************
39*4882a593Smuzhiyun  *  mem_ok() - test used to see if timings are correct
40*4882a593Smuzhiyun  *             for a part. Helps in guessing which part
41*4882a593Smuzhiyun  *             we are currently using.
42*4882a593Smuzhiyun  *******************************************************/
mem_ok(u32 cs)43*4882a593Smuzhiyun u32 mem_ok(u32 cs)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	u32 val1, val2, addr;
46*4882a593Smuzhiyun 	u32 pattern = 0x12345678;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	addr = OMAP34XX_SDRC_CS0 + get_sdr_cs_offset(cs);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	writel(0x0, addr + 0x400);	/* clear pos A */
51*4882a593Smuzhiyun 	writel(pattern, addr);		/* pattern to pos B */
52*4882a593Smuzhiyun 	writel(0x0, addr + 4);		/* remove pattern off the bus */
53*4882a593Smuzhiyun 	val1 = readl(addr + 0x400);	/* get pos A value */
54*4882a593Smuzhiyun 	val2 = readl(addr);		/* get val2 */
55*4882a593Smuzhiyun 	writel(0x0, addr + 0x400);	/* clear pos A */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if ((val1 != 0) || (val2 != pattern))	/* see if pos A val changed */
58*4882a593Smuzhiyun 		return 0;
59*4882a593Smuzhiyun 	else
60*4882a593Smuzhiyun 		return 1;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
enable_gpmc_cs_config(const u32 * gpmc_config,const struct gpmc_cs * cs,u32 base,u32 size)64*4882a593Smuzhiyun void enable_gpmc_cs_config(const u32 *gpmc_config, const struct gpmc_cs *cs,
65*4882a593Smuzhiyun 				u32 base, u32 size)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	writel(0, &cs->config7);
68*4882a593Smuzhiyun 	sdelay(1000);
69*4882a593Smuzhiyun 	/* Delay for settling */
70*4882a593Smuzhiyun 	writel(gpmc_config[0], &cs->config1);
71*4882a593Smuzhiyun 	writel(gpmc_config[1], &cs->config2);
72*4882a593Smuzhiyun 	writel(gpmc_config[2], &cs->config3);
73*4882a593Smuzhiyun 	writel(gpmc_config[3], &cs->config4);
74*4882a593Smuzhiyun 	writel(gpmc_config[4], &cs->config5);
75*4882a593Smuzhiyun 	writel(gpmc_config[5], &cs->config6);
76*4882a593Smuzhiyun 	/* Enable the config */
77*4882a593Smuzhiyun 	writel((((size & 0xF) << 8) | ((base >> 24) & 0x3F) |
78*4882a593Smuzhiyun 		(1 << 6)), &cs->config7);
79*4882a593Smuzhiyun 	sdelay(2000);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
set_gpmc_cs0(int flash_type)82*4882a593Smuzhiyun void set_gpmc_cs0(int flash_type)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	const u32 *gpmc_regs;
85*4882a593Smuzhiyun 	u32 base, size;
86*4882a593Smuzhiyun #if defined(CONFIG_NOR)
87*4882a593Smuzhiyun 	const u32 gpmc_regs_nor[GPMC_MAX_REG] = {
88*4882a593Smuzhiyun 		STNOR_GPMC_CONFIG1,
89*4882a593Smuzhiyun 		STNOR_GPMC_CONFIG2,
90*4882a593Smuzhiyun 		STNOR_GPMC_CONFIG3,
91*4882a593Smuzhiyun 		STNOR_GPMC_CONFIG4,
92*4882a593Smuzhiyun 		STNOR_GPMC_CONFIG5,
93*4882a593Smuzhiyun 		STNOR_GPMC_CONFIG6,
94*4882a593Smuzhiyun 		STNOR_GPMC_CONFIG7
95*4882a593Smuzhiyun 	};
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun #if defined(CONFIG_NAND) || defined(CONFIG_CMD_NAND)
98*4882a593Smuzhiyun 	const u32 gpmc_regs_nand[GPMC_MAX_REG] = {
99*4882a593Smuzhiyun 		M_NAND_GPMC_CONFIG1,
100*4882a593Smuzhiyun 		M_NAND_GPMC_CONFIG2,
101*4882a593Smuzhiyun 		M_NAND_GPMC_CONFIG3,
102*4882a593Smuzhiyun 		M_NAND_GPMC_CONFIG4,
103*4882a593Smuzhiyun 		M_NAND_GPMC_CONFIG5,
104*4882a593Smuzhiyun 		M_NAND_GPMC_CONFIG6,
105*4882a593Smuzhiyun 		0
106*4882a593Smuzhiyun 	};
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun #if defined(CONFIG_CMD_ONENAND)
109*4882a593Smuzhiyun 	const u32 gpmc_regs_onenand[GPMC_MAX_REG] = {
110*4882a593Smuzhiyun 		ONENAND_GPMC_CONFIG1,
111*4882a593Smuzhiyun 		ONENAND_GPMC_CONFIG2,
112*4882a593Smuzhiyun 		ONENAND_GPMC_CONFIG3,
113*4882a593Smuzhiyun 		ONENAND_GPMC_CONFIG4,
114*4882a593Smuzhiyun 		ONENAND_GPMC_CONFIG5,
115*4882a593Smuzhiyun 		ONENAND_GPMC_CONFIG6,
116*4882a593Smuzhiyun 		0
117*4882a593Smuzhiyun 	};
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	switch (flash_type) {
121*4882a593Smuzhiyun #if defined(CONFIG_NOR)
122*4882a593Smuzhiyun 	case MTD_DEV_TYPE_NOR:
123*4882a593Smuzhiyun 		gpmc_regs = gpmc_regs_nor;
124*4882a593Smuzhiyun 		base = CONFIG_SYS_FLASH_BASE;
125*4882a593Smuzhiyun 		size = (CONFIG_SYS_FLASH_SIZE > 0x08000000) ? GPMC_SIZE_256M :
126*4882a593Smuzhiyun 		      ((CONFIG_SYS_FLASH_SIZE > 0x04000000) ? GPMC_SIZE_128M :
127*4882a593Smuzhiyun 		      ((CONFIG_SYS_FLASH_SIZE > 0x02000000) ? GPMC_SIZE_64M  :
128*4882a593Smuzhiyun 		      ((CONFIG_SYS_FLASH_SIZE > 0x01000000) ? GPMC_SIZE_32M  :
129*4882a593Smuzhiyun 		                                              GPMC_SIZE_16M)));
130*4882a593Smuzhiyun 		break;
131*4882a593Smuzhiyun #endif
132*4882a593Smuzhiyun #if defined(CONFIG_NAND) || defined(CONFIG_CMD_NAND)
133*4882a593Smuzhiyun 	case MTD_DEV_TYPE_NAND:
134*4882a593Smuzhiyun 		gpmc_regs = gpmc_regs_nand;
135*4882a593Smuzhiyun 		base = CONFIG_SYS_NAND_BASE;
136*4882a593Smuzhiyun 		size = GPMC_SIZE_16M;
137*4882a593Smuzhiyun 		break;
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun #if defined(CONFIG_CMD_ONENAND)
140*4882a593Smuzhiyun 	case MTD_DEV_TYPE_ONENAND:
141*4882a593Smuzhiyun 		gpmc_regs = gpmc_regs_onenand;
142*4882a593Smuzhiyun 		base = CONFIG_SYS_ONENAND_BASE;
143*4882a593Smuzhiyun 		size = GPMC_SIZE_128M;
144*4882a593Smuzhiyun 		break;
145*4882a593Smuzhiyun #endif
146*4882a593Smuzhiyun 	default:
147*4882a593Smuzhiyun 		/* disable the GPMC0 config set by ROM code */
148*4882a593Smuzhiyun 		writel(0, &gpmc_cfg->cs[0].config7);
149*4882a593Smuzhiyun 		sdelay(1000);
150*4882a593Smuzhiyun 		return;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* enable chip-select specific configurations */
154*4882a593Smuzhiyun 	enable_gpmc_cs_config(gpmc_regs, &gpmc_cfg->cs[0], base, size);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /*****************************************************
158*4882a593Smuzhiyun  * gpmc_init(): init gpmc bus
159*4882a593Smuzhiyun  * Init GPMC for x16, MuxMode (SDRAM in x32).
160*4882a593Smuzhiyun  * This code can only be executed from SRAM or SDRAM.
161*4882a593Smuzhiyun  *****************************************************/
gpmc_init(void)162*4882a593Smuzhiyun void gpmc_init(void)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	/* global settings */
165*4882a593Smuzhiyun 	writel(0x00000008, &gpmc_cfg->sysconfig);
166*4882a593Smuzhiyun 	writel(0x00000000, &gpmc_cfg->irqstatus);
167*4882a593Smuzhiyun 	writel(0x00000000, &gpmc_cfg->irqenable);
168*4882a593Smuzhiyun 	/* disable timeout, set a safe reset value */
169*4882a593Smuzhiyun 	writel(0x00001ff0, &gpmc_cfg->timeout_control);
170*4882a593Smuzhiyun 	writel(gpmc_cs0_flash == MTD_DEV_TYPE_NOR ?
171*4882a593Smuzhiyun 		0x00000200 : 0x00000012, &gpmc_cfg->config);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	set_gpmc_cs0(gpmc_cs0_flash);
174*4882a593Smuzhiyun }
175