1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * clock_ti816x.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Clocks for TI816X based boards
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
7*4882a593Smuzhiyun * Antoine Tenart, <atenart@adeneo-embedded.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on TI-PSP-04.00.02.14 :
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 2009, Texas Instruments, Incorporated
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
14*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
15*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of
16*4882a593Smuzhiyun * the License, or (at your option) any later version.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
19*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
20*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
21*4882a593Smuzhiyun * GNU General Public License for more details.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <common.h>
25*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
26*4882a593Smuzhiyun #include <asm/arch/cpu.h>
27*4882a593Smuzhiyun #include <asm/arch/clock.h>
28*4882a593Smuzhiyun #include <asm/arch/hardware.h>
29*4882a593Smuzhiyun #include <asm/io.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <asm/emif.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define CM_PLL_BASE (CTRL_BASE + 0x0400)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Main PLL */
36*4882a593Smuzhiyun #define MAIN_N 64
37*4882a593Smuzhiyun #define MAIN_P 0x1
38*4882a593Smuzhiyun #define MAIN_INTFREQ1 0x8
39*4882a593Smuzhiyun #define MAIN_FRACFREQ1 0x800000
40*4882a593Smuzhiyun #define MAIN_MDIV1 0x2
41*4882a593Smuzhiyun #define MAIN_INTFREQ2 0xE
42*4882a593Smuzhiyun #define MAIN_FRACFREQ2 0x0
43*4882a593Smuzhiyun #define MAIN_MDIV2 0x1
44*4882a593Smuzhiyun #define MAIN_INTFREQ3 0x8
45*4882a593Smuzhiyun #define MAIN_FRACFREQ3 0xAAAAB0
46*4882a593Smuzhiyun #define MAIN_MDIV3 0x3
47*4882a593Smuzhiyun #define MAIN_INTFREQ4 0x9
48*4882a593Smuzhiyun #define MAIN_FRACFREQ4 0x55554F
49*4882a593Smuzhiyun #define MAIN_MDIV4 0x3
50*4882a593Smuzhiyun #define MAIN_INTFREQ5 0x9
51*4882a593Smuzhiyun #define MAIN_FRACFREQ5 0x374BC6
52*4882a593Smuzhiyun #define MAIN_MDIV5 0xC
53*4882a593Smuzhiyun #define MAIN_MDIV6 0x48
54*4882a593Smuzhiyun #define MAIN_MDIV7 0x4
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* DDR PLL */
57*4882a593Smuzhiyun #define DDR_N 59
58*4882a593Smuzhiyun #define DDR_P 0x1
59*4882a593Smuzhiyun #define DDR_MDIV1 0x2
60*4882a593Smuzhiyun #define DDR_INTFREQ2 0x8
61*4882a593Smuzhiyun #define DDR_FRACFREQ2 0xD99999
62*4882a593Smuzhiyun #define DDR_MDIV2 0x1E
63*4882a593Smuzhiyun #define DDR_INTFREQ3 0x8
64*4882a593Smuzhiyun #define DDR_FRACFREQ3 0x0
65*4882a593Smuzhiyun #define DDR_MDIV3 0x4
66*4882a593Smuzhiyun #define DDR_INTFREQ4 0xE /* Expansion DDR clk */
67*4882a593Smuzhiyun #define DDR_FRACFREQ4 0x0
68*4882a593Smuzhiyun #define DDR_MDIV4 0x4
69*4882a593Smuzhiyun #define DDR_INTFREQ5 0xE /* Expansion DDR clk */
70*4882a593Smuzhiyun #define DDR_FRACFREQ5 0x0
71*4882a593Smuzhiyun #define DDR_MDIV5 0x4
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define CONTROL_STATUS (CTRL_BASE + 0x40)
74*4882a593Smuzhiyun #define DDR_RCD (CTRL_BASE + 0x070C)
75*4882a593Smuzhiyun #define CM_TIMER1_CLKSEL (PRCM_BASE + 0x390)
76*4882a593Smuzhiyun #define CM_ALWON_CUST_EFUSE_CLKCTRL (PRCM_BASE + 0x1628)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define INTCPS_SYSCONFIG 0x48200010
79*4882a593Smuzhiyun #define CM_SYSCLK10_CLKSEL 0x48180324
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct cm_pll {
82*4882a593Smuzhiyun unsigned int mainpll_ctrl; /* offset 0x400 */
83*4882a593Smuzhiyun unsigned int mainpll_pwd;
84*4882a593Smuzhiyun unsigned int mainpll_freq1;
85*4882a593Smuzhiyun unsigned int mainpll_div1;
86*4882a593Smuzhiyun unsigned int mainpll_freq2;
87*4882a593Smuzhiyun unsigned int mainpll_div2;
88*4882a593Smuzhiyun unsigned int mainpll_freq3;
89*4882a593Smuzhiyun unsigned int mainpll_div3;
90*4882a593Smuzhiyun unsigned int mainpll_freq4;
91*4882a593Smuzhiyun unsigned int mainpll_div4;
92*4882a593Smuzhiyun unsigned int mainpll_freq5;
93*4882a593Smuzhiyun unsigned int mainpll_div5;
94*4882a593Smuzhiyun unsigned int resv0[1];
95*4882a593Smuzhiyun unsigned int mainpll_div6;
96*4882a593Smuzhiyun unsigned int resv1[1];
97*4882a593Smuzhiyun unsigned int mainpll_div7;
98*4882a593Smuzhiyun unsigned int ddrpll_ctrl; /* offset 0x440 */
99*4882a593Smuzhiyun unsigned int ddrpll_pwd;
100*4882a593Smuzhiyun unsigned int resv2[1];
101*4882a593Smuzhiyun unsigned int ddrpll_div1;
102*4882a593Smuzhiyun unsigned int ddrpll_freq2;
103*4882a593Smuzhiyun unsigned int ddrpll_div2;
104*4882a593Smuzhiyun unsigned int ddrpll_freq3;
105*4882a593Smuzhiyun unsigned int ddrpll_div3;
106*4882a593Smuzhiyun unsigned int ddrpll_freq4;
107*4882a593Smuzhiyun unsigned int ddrpll_div4;
108*4882a593Smuzhiyun unsigned int ddrpll_freq5;
109*4882a593Smuzhiyun unsigned int ddrpll_div5;
110*4882a593Smuzhiyun unsigned int videopll_ctrl; /* offset 0x470 */
111*4882a593Smuzhiyun unsigned int videopll_pwd;
112*4882a593Smuzhiyun unsigned int videopll_freq1;
113*4882a593Smuzhiyun unsigned int videopll_div1;
114*4882a593Smuzhiyun unsigned int videopll_freq2;
115*4882a593Smuzhiyun unsigned int videopll_div2;
116*4882a593Smuzhiyun unsigned int videopll_freq3;
117*4882a593Smuzhiyun unsigned int videopll_div3;
118*4882a593Smuzhiyun unsigned int resv3[4];
119*4882a593Smuzhiyun unsigned int audiopll_ctrl; /* offset 0x4A0 */
120*4882a593Smuzhiyun unsigned int audiopll_pwd;
121*4882a593Smuzhiyun unsigned int resv4[2];
122*4882a593Smuzhiyun unsigned int audiopll_freq2;
123*4882a593Smuzhiyun unsigned int audiopll_div2;
124*4882a593Smuzhiyun unsigned int audiopll_freq3;
125*4882a593Smuzhiyun unsigned int audiopll_div3;
126*4882a593Smuzhiyun unsigned int audiopll_freq4;
127*4882a593Smuzhiyun unsigned int audiopll_div4;
128*4882a593Smuzhiyun unsigned int audiopll_freq5;
129*4882a593Smuzhiyun unsigned int audiopll_div5;
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun const struct cm_alwon *cmalwon = (struct cm_alwon *)CM_ALWON_BASE;
133*4882a593Smuzhiyun const struct cm_def *cmdef = (struct cm_def *)CM_DEFAULT_BASE;
134*4882a593Smuzhiyun const struct cm_pll *cmpll = (struct cm_pll *)CM_PLL_BASE;
135*4882a593Smuzhiyun const struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
136*4882a593Smuzhiyun
enable_dmm_clocks(void)137*4882a593Smuzhiyun void enable_dmm_clocks(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmdef->dmmclkctrl);
140*4882a593Smuzhiyun /* Wait for dmm to be fully functional, including OCP */
141*4882a593Smuzhiyun while (((readl(&cmdef->dmmclkctrl) >> 17) & 0x3) != 0)
142*4882a593Smuzhiyun ;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
enable_emif_clocks(void)145*4882a593Smuzhiyun void enable_emif_clocks(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmdef->fwclkctrl);
148*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmdef->l3fastclkstctrl);
149*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmdef->emif0clkctrl);
150*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmdef->emif1clkctrl);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Wait for clocks to be active */
153*4882a593Smuzhiyun while ((readl(&cmdef->l3fastclkstctrl) & 0x300) != 0x300)
154*4882a593Smuzhiyun ;
155*4882a593Smuzhiyun /* Wait for emif0 to be fully functional, including OCP */
156*4882a593Smuzhiyun while (((readl(&cmdef->emif0clkctrl) >> 17) & 0x3) != 0)
157*4882a593Smuzhiyun ;
158*4882a593Smuzhiyun /* Wait for emif1 to be fully functional, including OCP */
159*4882a593Smuzhiyun while (((readl(&cmdef->emif1clkctrl) >> 17) & 0x3) != 0)
160*4882a593Smuzhiyun ;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* assume delay is aprox at least 1us */
ddr_delay(int d)164*4882a593Smuzhiyun static void ddr_delay(int d)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun int i;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * read a control register.
170*4882a593Smuzhiyun * this is a bit more delay and cannot be optimized by the compiler
171*4882a593Smuzhiyun * assuming one read takes 200 cycles and A8 is runing 1 GHz
172*4882a593Smuzhiyun * somewhat conservative setting
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun for (i = 0; i < 50*d; i++)
175*4882a593Smuzhiyun readl(CONTROL_STATUS);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
main_pll_init_ti816x(void)178*4882a593Smuzhiyun static void main_pll_init_ti816x(void)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun u32 main_pll_ctrl = 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Put the PLL in bypass mode by setting BIT2 in its ctrl reg */
183*4882a593Smuzhiyun main_pll_ctrl = readl(&cmpll->mainpll_ctrl);
184*4882a593Smuzhiyun main_pll_ctrl &= 0xFFFFFFFB;
185*4882a593Smuzhiyun main_pll_ctrl |= BIT(2);
186*4882a593Smuzhiyun writel(main_pll_ctrl, &cmpll->mainpll_ctrl);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Enable PLL by setting BIT3 in its ctrl reg */
189*4882a593Smuzhiyun main_pll_ctrl = readl(&cmpll->mainpll_ctrl);
190*4882a593Smuzhiyun main_pll_ctrl &= 0xFFFFFFF7;
191*4882a593Smuzhiyun main_pll_ctrl |= BIT(3);
192*4882a593Smuzhiyun writel(main_pll_ctrl, &cmpll->mainpll_ctrl);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Write the values of N,P in the CTRL reg */
195*4882a593Smuzhiyun main_pll_ctrl = readl(&cmpll->mainpll_ctrl);
196*4882a593Smuzhiyun main_pll_ctrl &= 0xFF;
197*4882a593Smuzhiyun main_pll_ctrl |= (MAIN_N<<16 | MAIN_P<<8);
198*4882a593Smuzhiyun writel(main_pll_ctrl, &cmpll->mainpll_ctrl);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Power up clock1-7 */
201*4882a593Smuzhiyun writel(0x0, &cmpll->mainpll_pwd);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Program the freq and divider values for clock1-7 */
204*4882a593Smuzhiyun writel((1<<31 | 1<<28 | (MAIN_INTFREQ1<<24) | MAIN_FRACFREQ1),
205*4882a593Smuzhiyun &cmpll->mainpll_freq1);
206*4882a593Smuzhiyun writel(((1<<8) | MAIN_MDIV1), &cmpll->mainpll_div1);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun writel((1<<31 | 1<<28 | (MAIN_INTFREQ2<<24) | MAIN_FRACFREQ2),
209*4882a593Smuzhiyun &cmpll->mainpll_freq2);
210*4882a593Smuzhiyun writel(((1<<8) | MAIN_MDIV2), &cmpll->mainpll_div2);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun writel((1<<31 | 1<<28 | (MAIN_INTFREQ3<<24) | MAIN_FRACFREQ3),
213*4882a593Smuzhiyun &cmpll->mainpll_freq3);
214*4882a593Smuzhiyun writel(((1<<8) | MAIN_MDIV3), &cmpll->mainpll_div3);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun writel((1<<31 | 1<<28 | (MAIN_INTFREQ4<<24) | MAIN_FRACFREQ4),
217*4882a593Smuzhiyun &cmpll->mainpll_freq4);
218*4882a593Smuzhiyun writel(((1<<8) | MAIN_MDIV4), &cmpll->mainpll_div4);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun writel((1<<31 | 1<<28 | (MAIN_INTFREQ5<<24) | MAIN_FRACFREQ5),
221*4882a593Smuzhiyun &cmpll->mainpll_freq5);
222*4882a593Smuzhiyun writel(((1<<8) | MAIN_MDIV5), &cmpll->mainpll_div5);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun writel((1<<8 | MAIN_MDIV6), &cmpll->mainpll_div6);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun writel((1<<8 | MAIN_MDIV7), &cmpll->mainpll_div7);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Wait for PLL to lock */
229*4882a593Smuzhiyun while ((readl(&cmpll->mainpll_ctrl) & BIT(7)) != BIT(7))
230*4882a593Smuzhiyun ;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Put the PLL in normal mode, disable bypass */
233*4882a593Smuzhiyun main_pll_ctrl = readl(&cmpll->mainpll_ctrl);
234*4882a593Smuzhiyun main_pll_ctrl &= 0xFFFFFFFB;
235*4882a593Smuzhiyun writel(main_pll_ctrl, &cmpll->mainpll_ctrl);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
ddr_pll_bypass_ti816x(void)238*4882a593Smuzhiyun static void ddr_pll_bypass_ti816x(void)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun u32 ddr_pll_ctrl = 0;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Put the PLL in bypass mode by setting BIT2 in its ctrl reg */
243*4882a593Smuzhiyun ddr_pll_ctrl = readl(&cmpll->ddrpll_ctrl);
244*4882a593Smuzhiyun ddr_pll_ctrl &= 0xFFFFFFFB;
245*4882a593Smuzhiyun ddr_pll_ctrl |= BIT(2);
246*4882a593Smuzhiyun writel(ddr_pll_ctrl, &cmpll->ddrpll_ctrl);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
ddr_pll_init_ti816x(void)249*4882a593Smuzhiyun static void ddr_pll_init_ti816x(void)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun u32 ddr_pll_ctrl = 0;
252*4882a593Smuzhiyun /* Enable PLL by setting BIT3 in its ctrl reg */
253*4882a593Smuzhiyun ddr_pll_ctrl = readl(&cmpll->ddrpll_ctrl);
254*4882a593Smuzhiyun ddr_pll_ctrl &= 0xFFFFFFF7;
255*4882a593Smuzhiyun ddr_pll_ctrl |= BIT(3);
256*4882a593Smuzhiyun writel(ddr_pll_ctrl, &cmpll->ddrpll_ctrl);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Write the values of N,P in the CTRL reg */
259*4882a593Smuzhiyun ddr_pll_ctrl = readl(&cmpll->ddrpll_ctrl);
260*4882a593Smuzhiyun ddr_pll_ctrl &= 0xFF;
261*4882a593Smuzhiyun ddr_pll_ctrl |= (DDR_N<<16 | DDR_P<<8);
262*4882a593Smuzhiyun writel(ddr_pll_ctrl, &cmpll->ddrpll_ctrl);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun ddr_delay(10);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Power up clock1-5 */
267*4882a593Smuzhiyun writel(0x0, &cmpll->ddrpll_pwd);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Program the freq and divider values for clock1-3 */
270*4882a593Smuzhiyun writel(((0<<8) | DDR_MDIV1), &cmpll->ddrpll_div1);
271*4882a593Smuzhiyun ddr_delay(1);
272*4882a593Smuzhiyun writel(((1<<8) | DDR_MDIV1), &cmpll->ddrpll_div1);
273*4882a593Smuzhiyun writel((1<<31 | 1<<28 | (DDR_INTFREQ2<<24) | DDR_FRACFREQ2),
274*4882a593Smuzhiyun &cmpll->ddrpll_freq2);
275*4882a593Smuzhiyun writel(((1<<8) | DDR_MDIV2), &cmpll->ddrpll_div2);
276*4882a593Smuzhiyun writel(((0<<8) | DDR_MDIV3), &cmpll->ddrpll_div3);
277*4882a593Smuzhiyun ddr_delay(1);
278*4882a593Smuzhiyun writel(((1<<8) | DDR_MDIV3), &cmpll->ddrpll_div3);
279*4882a593Smuzhiyun ddr_delay(1);
280*4882a593Smuzhiyun writel((0<<31 | 1<<28 | (DDR_INTFREQ3<<24) | DDR_FRACFREQ3),
281*4882a593Smuzhiyun &cmpll->ddrpll_freq3);
282*4882a593Smuzhiyun ddr_delay(1);
283*4882a593Smuzhiyun writel((1<<31 | 1<<28 | (DDR_INTFREQ3<<24) | DDR_FRACFREQ3),
284*4882a593Smuzhiyun &cmpll->ddrpll_freq3);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ddr_delay(5);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Wait for PLL to lock */
289*4882a593Smuzhiyun while ((readl(&cmpll->ddrpll_ctrl) & BIT(7)) != BIT(7))
290*4882a593Smuzhiyun ;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Power up RCD */
293*4882a593Smuzhiyun writel(BIT(0), DDR_RCD);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
peripheral_enable(void)296*4882a593Smuzhiyun static void peripheral_enable(void)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun /* Wake-up the l3_slow clock */
299*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->l3slowclkstctrl);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * Note on Timers:
303*4882a593Smuzhiyun * There are 8 timers(0-7) out of which timer 0 is a secure timer.
304*4882a593Smuzhiyun * Timer 0 mux should not be changed
305*4882a593Smuzhiyun *
306*4882a593Smuzhiyun * To access the timer registers we need the to be
307*4882a593Smuzhiyun * enabled which is what we do in the first step
308*4882a593Smuzhiyun */
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Enable timer1 */
311*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->timer1clkctrl);
312*4882a593Smuzhiyun /* Select timer1 clock to be CLKIN (27MHz) */
313*4882a593Smuzhiyun writel(BIT(1), CM_TIMER1_CLKSEL);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Wait for timer1 to be ON-ACTIVE */
316*4882a593Smuzhiyun while (((readl(&cmalwon->l3slowclkstctrl)
317*4882a593Smuzhiyun & (0x80000<<1))>>20) != 1)
318*4882a593Smuzhiyun ;
319*4882a593Smuzhiyun /* Wait for timer1 to be enabled */
320*4882a593Smuzhiyun while (((readl(&cmalwon->timer1clkctrl) & 0x30000)>>16) != 0)
321*4882a593Smuzhiyun ;
322*4882a593Smuzhiyun /* Active posted mode */
323*4882a593Smuzhiyun writel(PRCM_MOD_EN, (DM_TIMER1_BASE + 0x54));
324*4882a593Smuzhiyun while (readl(DM_TIMER1_BASE + 0x10) & BIT(0))
325*4882a593Smuzhiyun ;
326*4882a593Smuzhiyun /* Start timer1 */
327*4882a593Smuzhiyun writel(BIT(0), (DM_TIMER1_BASE + 0x38));
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* eFuse */
330*4882a593Smuzhiyun writel(PRCM_MOD_EN, CM_ALWON_CUST_EFUSE_CLKCTRL);
331*4882a593Smuzhiyun while (readl(CM_ALWON_CUST_EFUSE_CLKCTRL) != PRCM_MOD_EN)
332*4882a593Smuzhiyun ;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Enable gpio0 */
335*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->gpio0clkctrl);
336*4882a593Smuzhiyun while (readl(&cmalwon->gpio0clkctrl) != PRCM_MOD_EN)
337*4882a593Smuzhiyun ;
338*4882a593Smuzhiyun writel((BIT(1) | BIT(8)), &cmalwon->gpio0clkctrl);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Enable gpio1 */
341*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->gpio1clkctrl);
342*4882a593Smuzhiyun while (readl(&cmalwon->gpio1clkctrl) != PRCM_MOD_EN)
343*4882a593Smuzhiyun ;
344*4882a593Smuzhiyun writel((BIT(1) | BIT(8)), &cmalwon->gpio1clkctrl);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Enable spi */
347*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->spiclkctrl);
348*4882a593Smuzhiyun while (readl(&cmalwon->spiclkctrl) != PRCM_MOD_EN)
349*4882a593Smuzhiyun ;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Enable i2c0 */
352*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->i2c0clkctrl);
353*4882a593Smuzhiyun while (readl(&cmalwon->i2c0clkctrl) != PRCM_MOD_EN)
354*4882a593Smuzhiyun ;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Enable ethernet0 */
357*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->ethclkstctrl);
358*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->ethernet0clkctrl);
359*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->ethernet1clkctrl);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* Enable hsmmc */
362*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->sdioclkctrl);
363*4882a593Smuzhiyun while (readl(&cmalwon->sdioclkctrl) != PRCM_MOD_EN)
364*4882a593Smuzhiyun ;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
setup_clocks_for_console(void)367*4882a593Smuzhiyun void setup_clocks_for_console(void)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun /* Fix ROM code bug - from TI-PSP-04.00.02.14 */
370*4882a593Smuzhiyun writel(0x0, CM_SYSCLK10_CLKSEL);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ddr_pll_bypass_ti816x();
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Enable uart0-2 */
375*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->uart0clkctrl);
376*4882a593Smuzhiyun while (readl(&cmalwon->uart0clkctrl) != PRCM_MOD_EN)
377*4882a593Smuzhiyun ;
378*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->uart1clkctrl);
379*4882a593Smuzhiyun while (readl(&cmalwon->uart1clkctrl) != PRCM_MOD_EN)
380*4882a593Smuzhiyun ;
381*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->uart2clkctrl);
382*4882a593Smuzhiyun while (readl(&cmalwon->uart2clkctrl) != PRCM_MOD_EN)
383*4882a593Smuzhiyun ;
384*4882a593Smuzhiyun while ((readl(&cmalwon->l3slowclkstctrl) & 0x2100) != 0x2100)
385*4882a593Smuzhiyun ;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
setup_early_clocks(void)388*4882a593Smuzhiyun void setup_early_clocks(void)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun setup_clocks_for_console();
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
prcm_init(void)393*4882a593Smuzhiyun void prcm_init(void)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun /* Enable the control */
396*4882a593Smuzhiyun writel(PRCM_MOD_EN, &cmalwon->controlclkctrl);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun main_pll_init_ti816x();
399*4882a593Smuzhiyun ddr_pll_init_ti816x();
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /*
402*4882a593Smuzhiyun * With clk freqs setup to desired values,
403*4882a593Smuzhiyun * enable the required peripherals
404*4882a593Smuzhiyun */
405*4882a593Smuzhiyun peripheral_enable();
406*4882a593Smuzhiyun }
407