xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-omap2/am33xx/clock_ti814x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * clock_ti814x.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Clocks for TI814X based boards
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2013, Texas Instruments, Incorporated
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/arch/cpu.h>
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* PRCM */
18*4882a593Smuzhiyun #define PRCM_MOD_EN		0x2
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* CLK_SRC */
21*4882a593Smuzhiyun #define OSC_SRC0		0
22*4882a593Smuzhiyun #define OSC_SRC1		1
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define L3_OSC_SRC		OSC_SRC0
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define OSC_0_FREQ		20
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DCO_HS2_MIN		500
29*4882a593Smuzhiyun #define DCO_HS2_MAX		1000
30*4882a593Smuzhiyun #define DCO_HS1_MIN		1000
31*4882a593Smuzhiyun #define DCO_HS1_MAX		2000
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define SELFREQDCO_HS2		0x00000801
34*4882a593Smuzhiyun #define SELFREQDCO_HS1		0x00001001
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MPU_N			0x1
37*4882a593Smuzhiyun #define MPU_M			0x3C
38*4882a593Smuzhiyun #define MPU_M2			1
39*4882a593Smuzhiyun #define MPU_CLKCTRL		0x1
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define L3_N			19
42*4882a593Smuzhiyun #define L3_M			880
43*4882a593Smuzhiyun #define L3_M2			4
44*4882a593Smuzhiyun #define L3_CLKCTRL		0x801
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define DDR_N			19
47*4882a593Smuzhiyun #define DDR_M			666
48*4882a593Smuzhiyun #define DDR_M2			2
49*4882a593Smuzhiyun #define DDR_CLKCTRL		0x801
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* ADPLLJ register values */
52*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_HS2	0x00000801 /* HS2 mode, TINT2 = 1 */
53*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_HS1	0x00001001 /* HS1 mode, TINT2 = 1 */
54*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_CLKDCOLDOEN	(1 << 29)
55*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_IDLE		(1 << 23)
56*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_CLKOUTEN		(1 << 20)
57*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_CLKOUTLDOEN	(1 << 19)
58*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_CLKDCOLDOPWDNZ	(1 << 17)
59*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_LPMODE		(1 << 12)
60*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_DRIFTGUARDIAN	(1 << 11)
61*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_REGM4XEN		(1 << 10)
62*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_TINITZ		(1 << 0)
63*4882a593Smuzhiyun #define ADPLLJ_CLKCTRL_CLKDCO		(ADPLLJ_CLKCTRL_CLKDCOLDOEN | \
64*4882a593Smuzhiyun 					 ADPLLJ_CLKCTRL_CLKOUTEN | \
65*4882a593Smuzhiyun 					 ADPLLJ_CLKCTRL_CLKOUTLDOEN | \
66*4882a593Smuzhiyun 					 ADPLLJ_CLKCTRL_CLKDCOLDOPWDNZ)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define ADPLLJ_STATUS_PHASELOCK		(1 << 10)
69*4882a593Smuzhiyun #define ADPLLJ_STATUS_FREQLOCK		(1 << 9)
70*4882a593Smuzhiyun #define ADPLLJ_STATUS_PHSFRQLOCK	(ADPLLJ_STATUS_PHASELOCK | \
71*4882a593Smuzhiyun 					 ADPLLJ_STATUS_FREQLOCK)
72*4882a593Smuzhiyun #define ADPLLJ_STATUS_BYPASSACK		(1 << 8)
73*4882a593Smuzhiyun #define ADPLLJ_STATUS_BYPASS		(1 << 0)
74*4882a593Smuzhiyun #define ADPLLJ_STATUS_BYPASSANDACK	(ADPLLJ_STATUS_BYPASSACK | \
75*4882a593Smuzhiyun 					 ADPLLJ_STATUS_BYPASS)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define ADPLLJ_TENABLE_ENB		(1 << 0)
78*4882a593Smuzhiyun #define ADPLLJ_TENABLEDIV_ENB		(1 << 0)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define ADPLLJ_M2NDIV_M2SHIFT		16
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define MPU_PLL_BASE			(PLL_SUBSYS_BASE + 0x048)
83*4882a593Smuzhiyun #define L3_PLL_BASE			(PLL_SUBSYS_BASE + 0x110)
84*4882a593Smuzhiyun #define DDR_PLL_BASE			(PLL_SUBSYS_BASE + 0x290)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun struct ad_pll {
87*4882a593Smuzhiyun 	unsigned int pwrctrl;
88*4882a593Smuzhiyun 	unsigned int clkctrl;
89*4882a593Smuzhiyun 	unsigned int tenable;
90*4882a593Smuzhiyun 	unsigned int tenablediv;
91*4882a593Smuzhiyun 	unsigned int m2ndiv;
92*4882a593Smuzhiyun 	unsigned int mn2div;
93*4882a593Smuzhiyun 	unsigned int fracdiv;
94*4882a593Smuzhiyun 	unsigned int bwctrl;
95*4882a593Smuzhiyun 	unsigned int fracctrl;
96*4882a593Smuzhiyun 	unsigned int status;
97*4882a593Smuzhiyun 	unsigned int m3div;
98*4882a593Smuzhiyun 	unsigned int rampctrl;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define OSC_SRC_CTRL			(PLL_SUBSYS_BASE + 0x2C0)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define ENET_CLKCTRL_CMPL		0x30000
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define SATA_PLL_BASE			(CTRL_BASE + 0x0720)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct sata_pll {
108*4882a593Smuzhiyun 	unsigned int pllcfg0;
109*4882a593Smuzhiyun 	unsigned int pllcfg1;
110*4882a593Smuzhiyun 	unsigned int pllcfg2;
111*4882a593Smuzhiyun 	unsigned int pllcfg3;
112*4882a593Smuzhiyun 	unsigned int pllcfg4;
113*4882a593Smuzhiyun 	unsigned int pllstatus;
114*4882a593Smuzhiyun 	unsigned int rxstatus;
115*4882a593Smuzhiyun 	unsigned int txstatus;
116*4882a593Smuzhiyun 	unsigned int testcfg;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define SEL_IN_FREQ		(0x1 << 31)
120*4882a593Smuzhiyun #define DIGCLRZ			(0x1 << 30)
121*4882a593Smuzhiyun #define ENDIGLDO		(0x1 << 4)
122*4882a593Smuzhiyun #define APLL_CP_CURR		(0x1 << 3)
123*4882a593Smuzhiyun #define ENBGSC_REF		(0x1 << 2)
124*4882a593Smuzhiyun #define ENPLLLDO		(0x1 << 1)
125*4882a593Smuzhiyun #define ENPLL			(0x1 << 0)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define SATA_PLLCFG0_1 (SEL_IN_FREQ | ENBGSC_REF)
128*4882a593Smuzhiyun #define SATA_PLLCFG0_2 (SEL_IN_FREQ | ENDIGLDO | ENBGSC_REF)
129*4882a593Smuzhiyun #define SATA_PLLCFG0_3 (SEL_IN_FREQ | ENDIGLDO | ENBGSC_REF | ENPLLLDO)
130*4882a593Smuzhiyun #define SATA_PLLCFG0_4 (SEL_IN_FREQ | DIGCLRZ | ENDIGLDO | ENBGSC_REF | \
131*4882a593Smuzhiyun 			ENPLLLDO | ENPLL)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define PLL_LOCK		(0x1 << 0)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define ENSATAMODE		(0x1 << 31)
136*4882a593Smuzhiyun #define PLLREFSEL		(0x1 << 30)
137*4882a593Smuzhiyun #define MDIVINT			(0x4b << 18)
138*4882a593Smuzhiyun #define EN_CLKAUX		(0x1 << 5)
139*4882a593Smuzhiyun #define EN_CLK125M		(0x1 << 4)
140*4882a593Smuzhiyun #define EN_CLK100M		(0x1 << 3)
141*4882a593Smuzhiyun #define EN_CLK50M		(0x1 << 2)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define SATA_PLLCFG1 (ENSATAMODE |	\
144*4882a593Smuzhiyun 		      PLLREFSEL |	\
145*4882a593Smuzhiyun 		      MDIVINT |		\
146*4882a593Smuzhiyun 		      EN_CLKAUX |	\
147*4882a593Smuzhiyun 		      EN_CLK125M |	\
148*4882a593Smuzhiyun 		      EN_CLK100M |	\
149*4882a593Smuzhiyun 		      EN_CLK50M)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define DIGLDO_EN_CAPLESSMODE	(0x1 << 22)
152*4882a593Smuzhiyun #define PLLDO_EN_LDO_STABLE	(0x1 << 11)
153*4882a593Smuzhiyun #define PLLDO_EN_BUF_CUR	(0x1 << 7)
154*4882a593Smuzhiyun #define PLLDO_EN_LP		(0x1 << 6)
155*4882a593Smuzhiyun #define PLLDO_CTRL_TRIM_1_4V	(0x10 << 1)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define SATA_PLLCFG3 (DIGLDO_EN_CAPLESSMODE |	\
158*4882a593Smuzhiyun 		      PLLDO_EN_LDO_STABLE |	\
159*4882a593Smuzhiyun 		      PLLDO_EN_BUF_CUR |	\
160*4882a593Smuzhiyun 		      PLLDO_EN_LP |		\
161*4882a593Smuzhiyun 		      PLLDO_CTRL_TRIM_1_4V)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun const struct cm_alwon *cmalwon = (struct cm_alwon *)CM_ALWON_BASE;
164*4882a593Smuzhiyun const struct cm_def *cmdef = (struct cm_def *)CM_DEFAULT_BASE;
165*4882a593Smuzhiyun const struct sata_pll *spll = (struct sata_pll *)SATA_PLL_BASE;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun  * Enable the peripheral clock for required peripherals
169*4882a593Smuzhiyun  */
enable_per_clocks(void)170*4882a593Smuzhiyun static void enable_per_clocks(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	/* HSMMC1 */
173*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmalwon->mmchs1clkctrl);
174*4882a593Smuzhiyun 	while (readl(&cmalwon->mmchs1clkctrl) != PRCM_MOD_EN)
175*4882a593Smuzhiyun 		;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Ethernet */
178*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmalwon->ethclkstctrl);
179*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmalwon->ethernet0clkctrl);
180*4882a593Smuzhiyun 	while ((readl(&cmalwon->ethernet0clkctrl) & ENET_CLKCTRL_CMPL) != 0)
181*4882a593Smuzhiyun 		;
182*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmalwon->ethernet1clkctrl);
183*4882a593Smuzhiyun 	while ((readl(&cmalwon->ethernet1clkctrl) & ENET_CLKCTRL_CMPL) != 0)
184*4882a593Smuzhiyun 		;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* RTC clocks */
187*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmalwon->rtcclkstctrl);
188*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmalwon->rtcclkctrl);
189*4882a593Smuzhiyun 	while (readl(&cmalwon->rtcclkctrl) != PRCM_MOD_EN)
190*4882a593Smuzhiyun 		;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun  * select the HS1 or HS2 for DCO Freq
195*4882a593Smuzhiyun  * return : CLKCTRL
196*4882a593Smuzhiyun  */
pll_dco_freq_sel(u32 clkout_dco)197*4882a593Smuzhiyun static u32 pll_dco_freq_sel(u32 clkout_dco)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	if (clkout_dco >= DCO_HS2_MIN && clkout_dco < DCO_HS2_MAX)
200*4882a593Smuzhiyun 		return SELFREQDCO_HS2;
201*4882a593Smuzhiyun 	else if (clkout_dco >= DCO_HS1_MIN && clkout_dco < DCO_HS1_MAX)
202*4882a593Smuzhiyun 		return SELFREQDCO_HS1;
203*4882a593Smuzhiyun 	else
204*4882a593Smuzhiyun 		return -1;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun  * select the sigma delta config
209*4882a593Smuzhiyun  * return: sigma delta val
210*4882a593Smuzhiyun  */
pll_sigma_delta_val(u32 clkout_dco)211*4882a593Smuzhiyun static u32 pll_sigma_delta_val(u32 clkout_dco)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	u32 sig_val = 0;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	sig_val = (clkout_dco + 225) / 250;
216*4882a593Smuzhiyun 	sig_val = sig_val << 24;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return sig_val;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun  * configure individual ADPLLJ
223*4882a593Smuzhiyun  */
pll_config(u32 base,u32 n,u32 m,u32 m2,u32 clkctrl_val,int adpllj)224*4882a593Smuzhiyun static void pll_config(u32 base, u32 n, u32 m, u32 m2,
225*4882a593Smuzhiyun 		       u32 clkctrl_val, int adpllj)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	const struct ad_pll *adpll = (struct ad_pll *)base;
228*4882a593Smuzhiyun 	u32 m2nval, mn2val, read_clkctrl = 0, clkout_dco = 0;
229*4882a593Smuzhiyun 	u32 sig_val = 0, hs_mod = 0;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	m2nval = (m2 << ADPLLJ_M2NDIV_M2SHIFT) | n;
232*4882a593Smuzhiyun 	mn2val = m;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* calculate clkout_dco */
235*4882a593Smuzhiyun 	clkout_dco = ((OSC_0_FREQ / (n+1)) * m);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* sigma delta & Hs mode selection skip for ADPLLS*/
238*4882a593Smuzhiyun 	if (adpllj) {
239*4882a593Smuzhiyun 		sig_val = pll_sigma_delta_val(clkout_dco);
240*4882a593Smuzhiyun 		hs_mod = pll_dco_freq_sel(clkout_dco);
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* by-pass pll */
244*4882a593Smuzhiyun 	read_clkctrl = readl(&adpll->clkctrl);
245*4882a593Smuzhiyun 	writel((read_clkctrl | ADPLLJ_CLKCTRL_IDLE), &adpll->clkctrl);
246*4882a593Smuzhiyun 	while ((readl(&adpll->status) & ADPLLJ_STATUS_BYPASSANDACK)
247*4882a593Smuzhiyun 		!= ADPLLJ_STATUS_BYPASSANDACK)
248*4882a593Smuzhiyun 		;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* clear TINITZ */
251*4882a593Smuzhiyun 	read_clkctrl = readl(&adpll->clkctrl);
252*4882a593Smuzhiyun 	writel((read_clkctrl & ~ADPLLJ_CLKCTRL_TINITZ), &adpll->clkctrl);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/*
255*4882a593Smuzhiyun 	 * ref_clk = 20/(n + 1);
256*4882a593Smuzhiyun 	 * clkout_dco = ref_clk * m;
257*4882a593Smuzhiyun 	 * clk_out = clkout_dco/m2;
258*4882a593Smuzhiyun 	*/
259*4882a593Smuzhiyun 	read_clkctrl = readl(&adpll->clkctrl) &
260*4882a593Smuzhiyun 			     ~(ADPLLJ_CLKCTRL_LPMODE |
261*4882a593Smuzhiyun 			     ADPLLJ_CLKCTRL_DRIFTGUARDIAN |
262*4882a593Smuzhiyun 			     ADPLLJ_CLKCTRL_REGM4XEN);
263*4882a593Smuzhiyun 	writel(m2nval, &adpll->m2ndiv);
264*4882a593Smuzhiyun 	writel(mn2val, &adpll->mn2div);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Skip for modena(ADPLLS) */
267*4882a593Smuzhiyun 	if (adpllj) {
268*4882a593Smuzhiyun 		writel(sig_val, &adpll->fracdiv);
269*4882a593Smuzhiyun 		writel((read_clkctrl | hs_mod), &adpll->clkctrl);
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Load M2, N2 dividers of ADPLL */
273*4882a593Smuzhiyun 	writel(ADPLLJ_TENABLEDIV_ENB, &adpll->tenablediv);
274*4882a593Smuzhiyun 	writel(~ADPLLJ_TENABLEDIV_ENB, &adpll->tenablediv);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Load M, N dividers of ADPLL */
277*4882a593Smuzhiyun 	writel(ADPLLJ_TENABLE_ENB, &adpll->tenable);
278*4882a593Smuzhiyun 	writel(~ADPLLJ_TENABLE_ENB, &adpll->tenable);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Configure CLKDCOLDOEN,CLKOUTLDOEN,CLKOUT Enable BITS */
281*4882a593Smuzhiyun 	read_clkctrl = readl(&adpll->clkctrl) & ~ADPLLJ_CLKCTRL_CLKDCO;
282*4882a593Smuzhiyun 	if (adpllj)
283*4882a593Smuzhiyun 		writel((read_clkctrl | ADPLLJ_CLKCTRL_CLKDCO),
284*4882a593Smuzhiyun 						&adpll->clkctrl);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* Enable TINTZ and disable IDLE(PLL in Active & Locked Mode */
287*4882a593Smuzhiyun 	read_clkctrl = readl(&adpll->clkctrl) & ~ADPLLJ_CLKCTRL_IDLE;
288*4882a593Smuzhiyun 	writel((read_clkctrl | ADPLLJ_CLKCTRL_TINITZ), &adpll->clkctrl);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* Wait for phase and freq lock */
291*4882a593Smuzhiyun 	while ((readl(&adpll->status) & ADPLLJ_STATUS_PHSFRQLOCK) !=
292*4882a593Smuzhiyun 	       ADPLLJ_STATUS_PHSFRQLOCK)
293*4882a593Smuzhiyun 		;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
unlock_pll_control_mmr(void)296*4882a593Smuzhiyun static void unlock_pll_control_mmr(void)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	/* TRM 2.10.1.4 and 3.2.7-3.2.11 */
299*4882a593Smuzhiyun 	writel(0x1EDA4C3D, 0x481C5040);
300*4882a593Smuzhiyun 	writel(0x2FF1AC2B, 0x48140060);
301*4882a593Smuzhiyun 	writel(0xF757FDC0, 0x48140064);
302*4882a593Smuzhiyun 	writel(0xE2BC3A6D, 0x48140068);
303*4882a593Smuzhiyun 	writel(0x1EBF131D, 0x4814006c);
304*4882a593Smuzhiyun 	writel(0x6F361E05, 0x48140070);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
mpu_pll_config(void)307*4882a593Smuzhiyun static void mpu_pll_config(void)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	pll_config(MPU_PLL_BASE, MPU_N, MPU_M, MPU_M2, MPU_CLKCTRL, 0);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
l3_pll_config(void)312*4882a593Smuzhiyun static void l3_pll_config(void)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	u32 l3_osc_src, rd_osc_src = 0;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	l3_osc_src = L3_OSC_SRC;
317*4882a593Smuzhiyun 	rd_osc_src = readl(OSC_SRC_CTRL);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (OSC_SRC0 == l3_osc_src)
320*4882a593Smuzhiyun 		writel((rd_osc_src & 0xfffffffe)|0x0, OSC_SRC_CTRL);
321*4882a593Smuzhiyun 	else
322*4882a593Smuzhiyun 		writel((rd_osc_src & 0xfffffffe)|0x1, OSC_SRC_CTRL);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	pll_config(L3_PLL_BASE, L3_N, L3_M, L3_M2, L3_CLKCTRL, 1);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
ddr_pll_config(unsigned int ddrpll_m)327*4882a593Smuzhiyun void ddr_pll_config(unsigned int ddrpll_m)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	pll_config(DDR_PLL_BASE, DDR_N, DDR_M, DDR_M2, DDR_CLKCTRL, 1);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
sata_pll_config(void)332*4882a593Smuzhiyun void sata_pll_config(void)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	/*
335*4882a593Smuzhiyun 	 * This sequence for configuring the SATA PLL
336*4882a593Smuzhiyun 	 * resident in the control module is documented
337*4882a593Smuzhiyun 	 * in TI8148 TRM section 21.3.1
338*4882a593Smuzhiyun 	 */
339*4882a593Smuzhiyun 	writel(SATA_PLLCFG1, &spll->pllcfg1);
340*4882a593Smuzhiyun 	udelay(50);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	writel(SATA_PLLCFG3, &spll->pllcfg3);
343*4882a593Smuzhiyun 	udelay(50);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	writel(SATA_PLLCFG0_1, &spll->pllcfg0);
346*4882a593Smuzhiyun 	udelay(50);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	writel(SATA_PLLCFG0_2, &spll->pllcfg0);
349*4882a593Smuzhiyun 	udelay(50);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	writel(SATA_PLLCFG0_3, &spll->pllcfg0);
352*4882a593Smuzhiyun 	udelay(50);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	writel(SATA_PLLCFG0_4, &spll->pllcfg0);
355*4882a593Smuzhiyun 	udelay(50);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	while (((readl(&spll->pllstatus) & PLL_LOCK) == 0))
358*4882a593Smuzhiyun 		;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
enable_dmm_clocks(void)361*4882a593Smuzhiyun void enable_dmm_clocks(void)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmdef->fwclkctrl);
364*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmdef->l3fastclkstctrl);
365*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmdef->emif0clkctrl);
366*4882a593Smuzhiyun 	while ((readl(&cmdef->emif0clkctrl)) != PRCM_MOD_EN)
367*4882a593Smuzhiyun 		;
368*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmdef->emif1clkctrl);
369*4882a593Smuzhiyun 	while ((readl(&cmdef->emif1clkctrl)) != PRCM_MOD_EN)
370*4882a593Smuzhiyun 		;
371*4882a593Smuzhiyun 	while ((readl(&cmdef->l3fastclkstctrl) & 0x300) != 0x300)
372*4882a593Smuzhiyun 		;
373*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmdef->dmmclkctrl);
374*4882a593Smuzhiyun 	while ((readl(&cmdef->dmmclkctrl)) != PRCM_MOD_EN)
375*4882a593Smuzhiyun 		;
376*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmalwon->l3slowclkstctrl);
377*4882a593Smuzhiyun 	while ((readl(&cmalwon->l3slowclkstctrl) & 0x2100) != 0x2100)
378*4882a593Smuzhiyun 		;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
setup_clocks_for_console(void)381*4882a593Smuzhiyun void setup_clocks_for_console(void)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	unlock_pll_control_mmr();
384*4882a593Smuzhiyun 	/* UART0 */
385*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmalwon->uart0clkctrl);
386*4882a593Smuzhiyun 	while (readl(&cmalwon->uart0clkctrl) != PRCM_MOD_EN)
387*4882a593Smuzhiyun 		;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
setup_early_clocks(void)390*4882a593Smuzhiyun void setup_early_clocks(void)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	setup_clocks_for_console();
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /*
396*4882a593Smuzhiyun  * Configure the PLL/PRCM for necessary peripherals
397*4882a593Smuzhiyun  */
prcm_init(void)398*4882a593Smuzhiyun void prcm_init(void)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	/* Enable the control module */
401*4882a593Smuzhiyun 	writel(PRCM_MOD_EN, &cmalwon->controlclkctrl);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* Configure PLLs */
404*4882a593Smuzhiyun 	mpu_pll_config();
405*4882a593Smuzhiyun 	l3_pll_config();
406*4882a593Smuzhiyun 	sata_pll_config();
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Enable the required peripherals */
409*4882a593Smuzhiyun 	enable_per_clocks();
410*4882a593Smuzhiyun }
411