xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-omap2/am33xx/clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * clock.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Clock initialization for AM33XX boards.
5*4882a593Smuzhiyun  * Derived from OMAP4 boards
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2013, Texas Instruments, Incorporated - http://www.ti.com/
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/arch/cpu.h>
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun 
setup_post_dividers(const struct dpll_regs * dpll_regs,const struct dpll_params * params)18*4882a593Smuzhiyun static void setup_post_dividers(const struct dpll_regs *dpll_regs,
19*4882a593Smuzhiyun 			 const struct dpll_params *params)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	/* Setup post-dividers */
22*4882a593Smuzhiyun 	if (params->m2 >= 0)
23*4882a593Smuzhiyun 		writel(params->m2, dpll_regs->cm_div_m2_dpll);
24*4882a593Smuzhiyun 	if (params->m3 >= 0)
25*4882a593Smuzhiyun 		writel(params->m3, dpll_regs->cm_div_m3_dpll);
26*4882a593Smuzhiyun 	if (params->m4 >= 0)
27*4882a593Smuzhiyun 		writel(params->m4, dpll_regs->cm_div_m4_dpll);
28*4882a593Smuzhiyun 	if (params->m5 >= 0)
29*4882a593Smuzhiyun 		writel(params->m5, dpll_regs->cm_div_m5_dpll);
30*4882a593Smuzhiyun 	if (params->m6 >= 0)
31*4882a593Smuzhiyun 		writel(params->m6, dpll_regs->cm_div_m6_dpll);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
do_lock_dpll(const struct dpll_regs * dpll_regs)34*4882a593Smuzhiyun static inline void do_lock_dpll(const struct dpll_regs *dpll_regs)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	clrsetbits_le32(dpll_regs->cm_clkmode_dpll,
37*4882a593Smuzhiyun 			CM_CLKMODE_DPLL_DPLL_EN_MASK,
38*4882a593Smuzhiyun 			DPLL_EN_LOCK << CM_CLKMODE_DPLL_EN_SHIFT);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
wait_for_lock(const struct dpll_regs * dpll_regs)41*4882a593Smuzhiyun static inline void wait_for_lock(const struct dpll_regs *dpll_regs)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	if (!wait_on_value(ST_DPLL_CLK_MASK, ST_DPLL_CLK_MASK,
44*4882a593Smuzhiyun 			   (void *)dpll_regs->cm_idlest_dpll, LDELAY)) {
45*4882a593Smuzhiyun 		printf("DPLL locking failed for 0x%x\n",
46*4882a593Smuzhiyun 		       dpll_regs->cm_clkmode_dpll);
47*4882a593Smuzhiyun 		hang();
48*4882a593Smuzhiyun 	}
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
do_bypass_dpll(const struct dpll_regs * dpll_regs)51*4882a593Smuzhiyun static inline void do_bypass_dpll(const struct dpll_regs *dpll_regs)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	clrsetbits_le32(dpll_regs->cm_clkmode_dpll,
54*4882a593Smuzhiyun 			CM_CLKMODE_DPLL_DPLL_EN_MASK,
55*4882a593Smuzhiyun 			DPLL_EN_MN_BYPASS << CM_CLKMODE_DPLL_EN_SHIFT);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
wait_for_bypass(const struct dpll_regs * dpll_regs)58*4882a593Smuzhiyun static inline void wait_for_bypass(const struct dpll_regs *dpll_regs)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	if (!wait_on_value(ST_DPLL_CLK_MASK, 0,
61*4882a593Smuzhiyun 			   (void *)dpll_regs->cm_idlest_dpll, LDELAY)) {
62*4882a593Smuzhiyun 		printf("Bypassing DPLL failed 0x%x\n",
63*4882a593Smuzhiyun 		       dpll_regs->cm_clkmode_dpll);
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
bypass_dpll(const struct dpll_regs * dpll_regs)67*4882a593Smuzhiyun static void bypass_dpll(const struct dpll_regs *dpll_regs)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	do_bypass_dpll(dpll_regs);
70*4882a593Smuzhiyun 	wait_for_bypass(dpll_regs);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
do_setup_dpll(const struct dpll_regs * dpll_regs,const struct dpll_params * params)73*4882a593Smuzhiyun void do_setup_dpll(const struct dpll_regs *dpll_regs,
74*4882a593Smuzhiyun 		   const struct dpll_params *params)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	u32 temp;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	if (!params)
79*4882a593Smuzhiyun 		return;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	temp = readl(dpll_regs->cm_clksel_dpll);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	bypass_dpll(dpll_regs);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* Set M & N */
86*4882a593Smuzhiyun 	temp &= ~CM_CLKSEL_DPLL_M_MASK;
87*4882a593Smuzhiyun 	temp |= (params->m << CM_CLKSEL_DPLL_M_SHIFT) & CM_CLKSEL_DPLL_M_MASK;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	temp &= ~CM_CLKSEL_DPLL_N_MASK;
90*4882a593Smuzhiyun 	temp |= (params->n << CM_CLKSEL_DPLL_N_SHIFT) & CM_CLKSEL_DPLL_N_MASK;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	writel(temp, dpll_regs->cm_clksel_dpll);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	setup_post_dividers(dpll_regs, params);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Wait till the DPLL locks */
97*4882a593Smuzhiyun 	do_lock_dpll(dpll_regs);
98*4882a593Smuzhiyun 	wait_for_lock(dpll_regs);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
setup_dplls(void)101*4882a593Smuzhiyun static void setup_dplls(void)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	const struct dpll_params *params;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	params = get_dpll_core_params();
106*4882a593Smuzhiyun 	do_setup_dpll(&dpll_core_regs, params);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	params = get_dpll_mpu_params();
109*4882a593Smuzhiyun 	do_setup_dpll(&dpll_mpu_regs, params);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	params = get_dpll_per_params();
112*4882a593Smuzhiyun 	do_setup_dpll(&dpll_per_regs, params);
113*4882a593Smuzhiyun 	writel(0x300, &cmwkup->clkdcoldodpllper);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	params = get_dpll_ddr_params();
116*4882a593Smuzhiyun 	do_setup_dpll(&dpll_ddr_regs, params);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
wait_for_clk_enable(u32 * clkctrl_addr)119*4882a593Smuzhiyun static inline void wait_for_clk_enable(u32 *clkctrl_addr)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_DISABLED;
122*4882a593Smuzhiyun 	u32 bound = LDELAY;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	while ((idlest == MODULE_CLKCTRL_IDLEST_DISABLED) ||
125*4882a593Smuzhiyun 		(idlest == MODULE_CLKCTRL_IDLEST_TRANSITIONING)) {
126*4882a593Smuzhiyun 		clkctrl = readl(clkctrl_addr);
127*4882a593Smuzhiyun 		idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
128*4882a593Smuzhiyun 			 MODULE_CLKCTRL_IDLEST_SHIFT;
129*4882a593Smuzhiyun 		if (--bound == 0) {
130*4882a593Smuzhiyun 			printf("Clock enable failed for 0x%p idlest 0x%x\n",
131*4882a593Smuzhiyun 			       clkctrl_addr, clkctrl);
132*4882a593Smuzhiyun 			return;
133*4882a593Smuzhiyun 		}
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
enable_clock_module(u32 * const clkctrl_addr,u32 enable_mode,u32 wait_for_enable)137*4882a593Smuzhiyun static inline void enable_clock_module(u32 *const clkctrl_addr, u32 enable_mode,
138*4882a593Smuzhiyun 				       u32 wait_for_enable)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
141*4882a593Smuzhiyun 			enable_mode << MODULE_CLKCTRL_MODULEMODE_SHIFT);
142*4882a593Smuzhiyun 	debug("Enable clock module - %p\n", clkctrl_addr);
143*4882a593Smuzhiyun 	if (wait_for_enable)
144*4882a593Smuzhiyun 		wait_for_clk_enable(clkctrl_addr);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
wait_for_clk_disable(u32 * clkctrl_addr)147*4882a593Smuzhiyun static inline void wait_for_clk_disable(u32 *clkctrl_addr)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL;
150*4882a593Smuzhiyun 	u32 bound = LDELAY;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	while ((idlest != MODULE_CLKCTRL_IDLEST_DISABLED)) {
153*4882a593Smuzhiyun 		clkctrl = readl(clkctrl_addr);
154*4882a593Smuzhiyun 		idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
155*4882a593Smuzhiyun 			  MODULE_CLKCTRL_IDLEST_SHIFT;
156*4882a593Smuzhiyun 		if (--bound == 0) {
157*4882a593Smuzhiyun 			printf("Clock disable failed for 0x%p idlest 0x%x\n",
158*4882a593Smuzhiyun 			       clkctrl_addr, clkctrl);
159*4882a593Smuzhiyun 			 return;
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun }
disable_clock_module(u32 * const clkctrl_addr,u32 wait_for_disable)163*4882a593Smuzhiyun static inline void disable_clock_module(u32 *const clkctrl_addr,
164*4882a593Smuzhiyun 					u32 wait_for_disable)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
167*4882a593Smuzhiyun 			MODULE_CLKCTRL_MODULEMODE_SW_DISABLE <<
168*4882a593Smuzhiyun 			MODULE_CLKCTRL_MODULEMODE_SHIFT);
169*4882a593Smuzhiyun 	debug("Disable clock module - %p\n", clkctrl_addr);
170*4882a593Smuzhiyun 	if (wait_for_disable)
171*4882a593Smuzhiyun 		wait_for_clk_disable(clkctrl_addr);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
enable_clock_domain(u32 * const clkctrl_reg,u32 enable_mode)174*4882a593Smuzhiyun static inline void enable_clock_domain(u32 *const clkctrl_reg, u32 enable_mode)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
177*4882a593Smuzhiyun 			enable_mode << CD_CLKCTRL_CLKTRCTRL_SHIFT);
178*4882a593Smuzhiyun 	debug("Enable clock domain - %p\n", clkctrl_reg);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
disable_clock_domain(u32 * const clkctrl_reg)181*4882a593Smuzhiyun static inline void disable_clock_domain(u32 *const clkctrl_reg)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
184*4882a593Smuzhiyun 			CD_CLKCTRL_CLKTRCTRL_SW_SLEEP <<
185*4882a593Smuzhiyun 			CD_CLKCTRL_CLKTRCTRL_SHIFT);
186*4882a593Smuzhiyun 	debug("Disable clock domain - %p\n", clkctrl_reg);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
do_enable_clocks(u32 * const * clk_domains,u32 * const * clk_modules_explicit_en,u8 wait_for_enable)189*4882a593Smuzhiyun void do_enable_clocks(u32 *const *clk_domains,
190*4882a593Smuzhiyun 		      u32 *const *clk_modules_explicit_en, u8 wait_for_enable)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	u32 i, max = 100;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Put the clock domains in SW_WKUP mode */
195*4882a593Smuzhiyun 	for (i = 0; (i < max) && clk_domains[i]; i++) {
196*4882a593Smuzhiyun 		enable_clock_domain(clk_domains[i],
197*4882a593Smuzhiyun 				    CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Clock modules that need to be put in SW_EXPLICIT_EN mode */
201*4882a593Smuzhiyun 	for (i = 0; (i < max) && clk_modules_explicit_en[i]; i++) {
202*4882a593Smuzhiyun 		enable_clock_module(clk_modules_explicit_en[i],
203*4882a593Smuzhiyun 				    MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
204*4882a593Smuzhiyun 				    wait_for_enable);
205*4882a593Smuzhiyun 	};
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
do_disable_clocks(u32 * const * clk_domains,u32 * const * clk_modules_disable,u8 wait_for_disable)208*4882a593Smuzhiyun void do_disable_clocks(u32 *const *clk_domains,
209*4882a593Smuzhiyun 			u32 *const *clk_modules_disable,
210*4882a593Smuzhiyun 			u8 wait_for_disable)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	u32 i, max = 100;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* Clock modules that need to be put in SW_DISABLE */
216*4882a593Smuzhiyun 	for (i = 0; (i < max) && clk_modules_disable[i]; i++)
217*4882a593Smuzhiyun 		disable_clock_module(clk_modules_disable[i],
218*4882a593Smuzhiyun 				     wait_for_disable);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* Put the clock domains in SW_SLEEP mode */
221*4882a593Smuzhiyun 	for (i = 0; (i < max) && clk_domains[i]; i++)
222*4882a593Smuzhiyun 		disable_clock_domain(clk_domains[i]);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun  * Before scaling up the clocks we need to have the PMIC scale up the
227*4882a593Smuzhiyun  * voltages first.  This will be dependent on which PMIC is in use
228*4882a593Smuzhiyun  * and in some cases we may not be scaling things up at all and thus not
229*4882a593Smuzhiyun  * need to do anything here.
230*4882a593Smuzhiyun  */
scale_vcores(void)231*4882a593Smuzhiyun __weak void scale_vcores(void)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
setup_early_clocks(void)235*4882a593Smuzhiyun void setup_early_clocks(void)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	setup_clocks_for_console();
238*4882a593Smuzhiyun 	enable_basic_clocks();
239*4882a593Smuzhiyun 	timer_init();
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
prcm_init(void)242*4882a593Smuzhiyun void prcm_init(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	scale_vcores();
245*4882a593Smuzhiyun 	setup_dplls();
246*4882a593Smuzhiyun }
247