1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
3*4882a593Smuzhiyun * Copyright (C) 2017, Grinn - http://grinn-global.com/
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/clk_synthesizer.h>
11*4882a593Smuzhiyun #include <asm/arch/cpu.h>
12*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
13*4882a593Smuzhiyun #include <asm/arch/hardware.h>
14*4882a593Smuzhiyun #include <asm/arch/omap.h>
15*4882a593Smuzhiyun #include <asm/arch/mem.h>
16*4882a593Smuzhiyun #include <asm/arch/mux.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun #include <asm/emif.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <errno.h>
21*4882a593Smuzhiyun #include <i2c.h>
22*4882a593Smuzhiyun #include <power/tps65217.h>
23*4882a593Smuzhiyun #include <spl.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #ifndef CONFIG_SKIP_LOWLEVEL_INIT
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
30*4882a593Smuzhiyun {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
31*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
32*4882a593Smuzhiyun {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
33*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
34*4882a593Smuzhiyun {-1},
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static struct module_pin_mux nand_pin_mux[] = {
38*4882a593Smuzhiyun {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
39*4882a593Smuzhiyun {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
40*4882a593Smuzhiyun {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
41*4882a593Smuzhiyun {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
42*4882a593Smuzhiyun {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
43*4882a593Smuzhiyun {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
44*4882a593Smuzhiyun {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
45*4882a593Smuzhiyun {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
46*4882a593Smuzhiyun {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
47*4882a593Smuzhiyun {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
48*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
49*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
50*4882a593Smuzhiyun {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
51*4882a593Smuzhiyun {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
52*4882a593Smuzhiyun {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
53*4882a593Smuzhiyun {-1},
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
enable_i2c0_pin_mux(void)56*4882a593Smuzhiyun static void enable_i2c0_pin_mux(void)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
chilisom_enable_pin_mux(void)61*4882a593Smuzhiyun void chilisom_enable_pin_mux(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun /* chilisom pin mux */
64*4882a593Smuzhiyun configure_module_pin_mux(nand_pin_mux);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const struct ddr_data ddr3_chilisom_data = {
68*4882a593Smuzhiyun .datardsratio0 = MT41K256M16HA125E_RD_DQS,
69*4882a593Smuzhiyun .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
70*4882a593Smuzhiyun .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
71*4882a593Smuzhiyun .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct cmd_control ddr3_chilisom_cmd_ctrl_data = {
75*4882a593Smuzhiyun .cmd0csratio = MT41K256M16HA125E_RATIO,
76*4882a593Smuzhiyun .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun .cmd1csratio = MT41K256M16HA125E_RATIO,
79*4882a593Smuzhiyun .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun .cmd2csratio = MT41K256M16HA125E_RATIO,
82*4882a593Smuzhiyun .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static struct emif_regs ddr3_chilisom_emif_reg_data = {
86*4882a593Smuzhiyun .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
87*4882a593Smuzhiyun .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
88*4882a593Smuzhiyun .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
89*4882a593Smuzhiyun .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
90*4882a593Smuzhiyun .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
91*4882a593Smuzhiyun .ocp_config = 0x00141414,
92*4882a593Smuzhiyun .zq_config = MT41K256M16HA125E_ZQ_CFG,
93*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
chilisom_spl_board_init(void)96*4882a593Smuzhiyun void chilisom_spl_board_init(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun int mpu_vdd;
99*4882a593Smuzhiyun int usb_cur_lim;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun enable_i2c0_pin_mux();
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Get the frequency */
104*4882a593Smuzhiyun dpll_mpu_opp100.m = am335x_get_efuse_mpu_max_freq(cdev);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (i2c_probe(TPS65217_CHIP_PM))
108*4882a593Smuzhiyun return;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun * Increase USB current limit to 1300mA or 1800mA and set
112*4882a593Smuzhiyun * the MPU voltage controller as needed.
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun if (dpll_mpu_opp100.m == MPUPLL_M_1000) {
115*4882a593Smuzhiyun usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1800MA;
116*4882a593Smuzhiyun mpu_vdd = TPS65217_DCDC_VOLT_SEL_1325MV;
117*4882a593Smuzhiyun } else {
118*4882a593Smuzhiyun usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1300MA;
119*4882a593Smuzhiyun mpu_vdd = TPS65217_DCDC_VOLT_SEL_1275MV;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (tps65217_reg_write(TPS65217_PROT_LEVEL_NONE,
123*4882a593Smuzhiyun TPS65217_POWER_PATH,
124*4882a593Smuzhiyun usb_cur_lim,
125*4882a593Smuzhiyun TPS65217_USB_INPUT_CUR_LIMIT_MASK))
126*4882a593Smuzhiyun puts("tps65217_reg_write failure\n");
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Set DCDC3 (CORE) voltage to 1.125V */
129*4882a593Smuzhiyun if (tps65217_voltage_update(TPS65217_DEFDCDC3,
130*4882a593Smuzhiyun TPS65217_DCDC_VOLT_SEL_1125MV)) {
131*4882a593Smuzhiyun puts("tps65217_voltage_update failure\n");
132*4882a593Smuzhiyun return;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun /* Set CORE Frequencies to OPP100 */
135*4882a593Smuzhiyun do_setup_dpll(&dpll_core_regs, &dpll_core_opp100);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Set DCDC2 (MPU) voltage */
138*4882a593Smuzhiyun if (tps65217_voltage_update(TPS65217_DEFDCDC2, mpu_vdd)) {
139*4882a593Smuzhiyun puts("tps65217_voltage_update failure\n");
140*4882a593Smuzhiyun return;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Set LDO3 to 1.8V and LDO4 to 3.3V */
144*4882a593Smuzhiyun if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
145*4882a593Smuzhiyun TPS65217_DEFLS1,
146*4882a593Smuzhiyun TPS65217_LDO_VOLTAGE_OUT_1_8,
147*4882a593Smuzhiyun TPS65217_LDO_MASK))
148*4882a593Smuzhiyun puts("tps65217_reg_write failure\n");
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
151*4882a593Smuzhiyun TPS65217_DEFLS2,
152*4882a593Smuzhiyun TPS65217_LDO_VOLTAGE_OUT_3_3,
153*4882a593Smuzhiyun TPS65217_LDO_MASK))
154*4882a593Smuzhiyun puts("tps65217_reg_write failure\n");
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Set MPU Frequency to what we detected now that voltages are set */
157*4882a593Smuzhiyun do_setup_dpll(&dpll_mpu_regs, &dpll_mpu_opp100);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define OSC (V_OSCK/1000000)
161*4882a593Smuzhiyun const struct dpll_params dpll_ddr_chilisom = {
162*4882a593Smuzhiyun 400, OSC-1, 1, -1, -1, -1, -1};
163*4882a593Smuzhiyun
get_dpll_ddr_params(void)164*4882a593Smuzhiyun const struct dpll_params *get_dpll_ddr_params(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return &dpll_ddr_chilisom;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun const struct ctrl_ioregs ioregs_chilisom = {
170*4882a593Smuzhiyun .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
171*4882a593Smuzhiyun .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
172*4882a593Smuzhiyun .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
173*4882a593Smuzhiyun .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
174*4882a593Smuzhiyun .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
sdram_init(void)177*4882a593Smuzhiyun void sdram_init(void)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun config_ddr(400, &ioregs_chilisom,
180*4882a593Smuzhiyun &ddr3_chilisom_data,
181*4882a593Smuzhiyun &ddr3_chilisom_cmd_ctrl_data,
182*4882a593Smuzhiyun &ddr3_chilisom_emif_reg_data, 0);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
186