xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-mvebu/serdes/a38x/ctrl_pex.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) Marvell International Ltd. and its affiliates
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <spl.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/cpu.h>
11*4882a593Smuzhiyun #include <asm/arch/soc.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "ctrl_pex.h"
14*4882a593Smuzhiyun #include "sys_env_lib.h"
15*4882a593Smuzhiyun 
board_pex_config(void)16*4882a593Smuzhiyun __weak void board_pex_config(void)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	/* nothing in this weak default implementation */
19*4882a593Smuzhiyun }
20*4882a593Smuzhiyun 
hws_pex_config(const struct serdes_map * serdes_map,u8 count)21*4882a593Smuzhiyun int hws_pex_config(const struct serdes_map *serdes_map, u8 count)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	u32 pex_idx, tmp, next_busno, first_busno, temp_pex_reg,
24*4882a593Smuzhiyun 	    temp_reg, addr, dev_id, ctrl_mode;
25*4882a593Smuzhiyun 	enum serdes_type serdes_type;
26*4882a593Smuzhiyun 	u32 idx;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	DEBUG_INIT_FULL_S("\n### hws_pex_config ###\n");
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	for (idx = 0; idx < count; idx++) {
31*4882a593Smuzhiyun 		serdes_type = serdes_map[idx].serdes_type;
32*4882a593Smuzhiyun 		/* configuration for PEX only */
33*4882a593Smuzhiyun 		if ((serdes_type != PEX0) && (serdes_type != PEX1) &&
34*4882a593Smuzhiyun 		    (serdes_type != PEX2) && (serdes_type != PEX3))
35*4882a593Smuzhiyun 			continue;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 		if ((serdes_type != PEX0) &&
38*4882a593Smuzhiyun 		    ((serdes_map[idx].serdes_mode == PEX_ROOT_COMPLEX_X4) ||
39*4882a593Smuzhiyun 		     (serdes_map[idx].serdes_mode == PEX_END_POINT_X4))) {
40*4882a593Smuzhiyun 			/* for PEX by4 - relevant for the first port only */
41*4882a593Smuzhiyun 			continue;
42*4882a593Smuzhiyun 		}
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 		pex_idx = serdes_type - PEX0;
45*4882a593Smuzhiyun 		tmp = reg_read(PEX_CAPABILITIES_REG(pex_idx));
46*4882a593Smuzhiyun 		tmp &= ~(0xf << 20);
47*4882a593Smuzhiyun 		tmp |= (0x4 << 20);
48*4882a593Smuzhiyun 		reg_write(PEX_CAPABILITIES_REG(pex_idx), tmp);
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	tmp = reg_read(SOC_CTRL_REG);
52*4882a593Smuzhiyun 	tmp &= ~0x03;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	for (idx = 0; idx < count; idx++) {
55*4882a593Smuzhiyun 		serdes_type = serdes_map[idx].serdes_type;
56*4882a593Smuzhiyun 		if ((serdes_type != PEX0) &&
57*4882a593Smuzhiyun 		    ((serdes_map[idx].serdes_mode == PEX_ROOT_COMPLEX_X4) ||
58*4882a593Smuzhiyun 		     (serdes_map[idx].serdes_mode == PEX_END_POINT_X4))) {
59*4882a593Smuzhiyun 			/* for PEX by4 - relevant for the first port only */
60*4882a593Smuzhiyun 			continue;
61*4882a593Smuzhiyun 		}
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 		switch (serdes_type) {
64*4882a593Smuzhiyun 		case PEX0:
65*4882a593Smuzhiyun 			tmp |= 0x1 << PCIE0_ENABLE_OFFS;
66*4882a593Smuzhiyun 			break;
67*4882a593Smuzhiyun 		case PEX1:
68*4882a593Smuzhiyun 			tmp |= 0x1 << PCIE1_ENABLE_OFFS;
69*4882a593Smuzhiyun 			break;
70*4882a593Smuzhiyun 		case PEX2:
71*4882a593Smuzhiyun 			tmp |= 0x1 << PCIE2_ENABLE_OFFS;
72*4882a593Smuzhiyun 			break;
73*4882a593Smuzhiyun 		case PEX3:
74*4882a593Smuzhiyun 			tmp |= 0x1 << PCIE3_ENABLE_OFFS;
75*4882a593Smuzhiyun 			break;
76*4882a593Smuzhiyun 		default:
77*4882a593Smuzhiyun 			break;
78*4882a593Smuzhiyun 		}
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	reg_write(SOC_CTRL_REG, tmp);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* Support gen1/gen2 */
84*4882a593Smuzhiyun 	DEBUG_INIT_FULL_S("Support gen1/gen2\n");
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	board_pex_config();
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	next_busno = 0;
89*4882a593Smuzhiyun 	mdelay(150);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	for (idx = 0; idx < count; idx++) {
92*4882a593Smuzhiyun 		serdes_type = serdes_map[idx].serdes_type;
93*4882a593Smuzhiyun 		DEBUG_INIT_FULL_S(" serdes_type=0x");
94*4882a593Smuzhiyun 		DEBUG_INIT_FULL_D(serdes_type, 8);
95*4882a593Smuzhiyun 		DEBUG_INIT_FULL_S("\n");
96*4882a593Smuzhiyun 		DEBUG_INIT_FULL_S(" idx=0x");
97*4882a593Smuzhiyun 		DEBUG_INIT_FULL_D(idx, 8);
98*4882a593Smuzhiyun 		DEBUG_INIT_FULL_S("\n");
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 		/* Configuration for PEX only */
101*4882a593Smuzhiyun 		if ((serdes_type != PEX0) && (serdes_type != PEX1) &&
102*4882a593Smuzhiyun 		    (serdes_type != PEX2) && (serdes_type != PEX3))
103*4882a593Smuzhiyun 			continue;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		if ((serdes_type != PEX0) &&
106*4882a593Smuzhiyun 		    ((serdes_map[idx].serdes_mode == PEX_ROOT_COMPLEX_X4) ||
107*4882a593Smuzhiyun 		     (serdes_map[idx].serdes_mode == PEX_END_POINT_X4))) {
108*4882a593Smuzhiyun 			/* for PEX by4 - relevant for the first port only */
109*4882a593Smuzhiyun 			continue;
110*4882a593Smuzhiyun 		}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		pex_idx = serdes_type - PEX0;
113*4882a593Smuzhiyun 		tmp = reg_read(PEX_DBG_STATUS_REG(pex_idx));
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		first_busno = next_busno;
116*4882a593Smuzhiyun 		if ((tmp & 0x7f) != 0x7e) {
117*4882a593Smuzhiyun 			DEBUG_INIT_S("PCIe, Idx ");
118*4882a593Smuzhiyun 			DEBUG_INIT_D(pex_idx, 1);
119*4882a593Smuzhiyun 			DEBUG_INIT_S(": detected no link\n");
120*4882a593Smuzhiyun 			continue;
121*4882a593Smuzhiyun 		}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 		next_busno++;
124*4882a593Smuzhiyun 		temp_pex_reg = reg_read((PEX_CFG_DIRECT_ACCESS
125*4882a593Smuzhiyun 					 (pex_idx, PEX_LINK_CAPABILITY_REG)));
126*4882a593Smuzhiyun 		temp_pex_reg &= 0xf;
127*4882a593Smuzhiyun 		if (temp_pex_reg != 0x2)
128*4882a593Smuzhiyun 			continue;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		temp_reg = (reg_read(PEX_CFG_DIRECT_ACCESS(
131*4882a593Smuzhiyun 					     pex_idx,
132*4882a593Smuzhiyun 					     PEX_LINK_CTRL_STAT_REG)) &
133*4882a593Smuzhiyun 			    0xf0000) >> 16;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		/* Check if the link established is GEN1 */
136*4882a593Smuzhiyun 		DEBUG_INIT_FULL_S
137*4882a593Smuzhiyun 			("Checking if the link established is gen1\n");
138*4882a593Smuzhiyun 		if (temp_reg != 0x1)
139*4882a593Smuzhiyun 			continue;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		pex_local_bus_num_set(pex_idx, first_busno);
142*4882a593Smuzhiyun 		pex_local_dev_num_set(pex_idx, 1);
143*4882a593Smuzhiyun 		DEBUG_INIT_FULL_S("PCIe, Idx ");
144*4882a593Smuzhiyun 		DEBUG_INIT_FULL_D(pex_idx, 1);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		DEBUG_INIT_S(":** Link is Gen1, check the EP capability\n");
147*4882a593Smuzhiyun 		/* link is Gen1, check the EP capability */
148*4882a593Smuzhiyun 		addr = pex_config_read(pex_idx, first_busno, 0, 0, 0x34) & 0xff;
149*4882a593Smuzhiyun 		DEBUG_INIT_FULL_C("pex_config_read: return addr=0x%x", addr, 4);
150*4882a593Smuzhiyun 		if (addr == 0xff) {
151*4882a593Smuzhiyun 			DEBUG_INIT_FULL_C
152*4882a593Smuzhiyun 				("pex_config_read: return 0xff -->PCIe (%d): Detected No Link.",
153*4882a593Smuzhiyun 				 pex_idx, 1);
154*4882a593Smuzhiyun 			continue;
155*4882a593Smuzhiyun 		}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		while ((pex_config_read(pex_idx, first_busno, 0, 0, addr)
158*4882a593Smuzhiyun 			& 0xff) != 0x10) {
159*4882a593Smuzhiyun 			addr = (pex_config_read(pex_idx, first_busno, 0,
160*4882a593Smuzhiyun 						0, addr) & 0xff00) >> 8;
161*4882a593Smuzhiyun 		}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		/* Check for Gen2 and above */
164*4882a593Smuzhiyun 		if ((pex_config_read(pex_idx, first_busno, 0, 0,
165*4882a593Smuzhiyun 				     addr + 0xc) & 0xf) < 0x2) {
166*4882a593Smuzhiyun 			DEBUG_INIT_S("PCIe, Idx ");
167*4882a593Smuzhiyun 			DEBUG_INIT_D(pex_idx, 1);
168*4882a593Smuzhiyun 			DEBUG_INIT_S(": remains Gen1\n");
169*4882a593Smuzhiyun 			continue;
170*4882a593Smuzhiyun 		}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		tmp = reg_read(PEX_LINK_CTRL_STATUS2_REG(pex_idx));
173*4882a593Smuzhiyun 		DEBUG_RD_REG(PEX_LINK_CTRL_STATUS2_REG(pex_idx), tmp);
174*4882a593Smuzhiyun 		tmp &= ~(BIT(0) | BIT(1));
175*4882a593Smuzhiyun 		tmp |= BIT(1);
176*4882a593Smuzhiyun 		tmp |= BIT(6);	/* Select Deemphasize (-3.5d_b) */
177*4882a593Smuzhiyun 		reg_write(PEX_LINK_CTRL_STATUS2_REG(pex_idx), tmp);
178*4882a593Smuzhiyun 		DEBUG_WR_REG(PEX_LINK_CTRL_STATUS2_REG(pex_idx), tmp);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		tmp = reg_read(PEX_CTRL_REG(pex_idx));
181*4882a593Smuzhiyun 		DEBUG_RD_REG(PEX_CTRL_REG(pex_idx), tmp);
182*4882a593Smuzhiyun 		tmp |= BIT(10);
183*4882a593Smuzhiyun 		reg_write(PEX_CTRL_REG(pex_idx), tmp);
184*4882a593Smuzhiyun 		DEBUG_WR_REG(PEX_CTRL_REG(pex_idx), tmp);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 		/*
187*4882a593Smuzhiyun 		 * We need to wait 10ms before reading the PEX_DBG_STATUS_REG
188*4882a593Smuzhiyun 		 * in order not to read the status of the former state
189*4882a593Smuzhiyun 		 */
190*4882a593Smuzhiyun 		mdelay(10);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 		DEBUG_INIT_S("PCIe, Idx ");
193*4882a593Smuzhiyun 		DEBUG_INIT_D(pex_idx, 1);
194*4882a593Smuzhiyun 		DEBUG_INIT_S
195*4882a593Smuzhiyun 			(": Link upgraded to Gen2 based on client capabilities\n");
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Update pex DEVICE ID */
199*4882a593Smuzhiyun 	ctrl_mode = sys_env_model_get();
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	for (idx = 0; idx < count; idx++) {
202*4882a593Smuzhiyun 		serdes_type = serdes_map[idx].serdes_type;
203*4882a593Smuzhiyun 		/* configuration for PEX only */
204*4882a593Smuzhiyun 		if ((serdes_type != PEX0) && (serdes_type != PEX1) &&
205*4882a593Smuzhiyun 		    (serdes_type != PEX2) && (serdes_type != PEX3))
206*4882a593Smuzhiyun 			continue;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 		if ((serdes_type != PEX0) &&
209*4882a593Smuzhiyun 		    ((serdes_map[idx].serdes_mode == PEX_ROOT_COMPLEX_X4) ||
210*4882a593Smuzhiyun 		     (serdes_map[idx].serdes_mode == PEX_END_POINT_X4))) {
211*4882a593Smuzhiyun 			/* for PEX by4 - relevant for the first port only */
212*4882a593Smuzhiyun 			continue;
213*4882a593Smuzhiyun 		}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		pex_idx = serdes_type - PEX0;
216*4882a593Smuzhiyun 		dev_id = reg_read(PEX_CFG_DIRECT_ACCESS
217*4882a593Smuzhiyun 				  (pex_idx, PEX_DEVICE_AND_VENDOR_ID));
218*4882a593Smuzhiyun 		dev_id &= 0xffff;
219*4882a593Smuzhiyun 		dev_id |= ((ctrl_mode << 16) & 0xffff0000);
220*4882a593Smuzhiyun 		reg_write(PEX_CFG_DIRECT_ACCESS
221*4882a593Smuzhiyun 			  (pex_idx, PEX_DEVICE_AND_VENDOR_ID), dev_id);
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 	DEBUG_INIT_FULL_C("Update PEX Device ID ", ctrl_mode, 4);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return MV_OK;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
pex_local_bus_num_set(u32 pex_if,u32 bus_num)228*4882a593Smuzhiyun int pex_local_bus_num_set(u32 pex_if, u32 bus_num)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	u32 pex_status;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	DEBUG_INIT_FULL_S("\n### pex_local_bus_num_set ###\n");
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (bus_num >= MAX_PEX_BUSSES) {
235*4882a593Smuzhiyun 		DEBUG_INIT_C("pex_local_bus_num_set: Illegal bus number %d\n",
236*4882a593Smuzhiyun 			     bus_num, 4);
237*4882a593Smuzhiyun 		return MV_BAD_PARAM;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	pex_status = reg_read(PEX_STATUS_REG(pex_if));
241*4882a593Smuzhiyun 	pex_status &= ~PXSR_PEX_BUS_NUM_MASK;
242*4882a593Smuzhiyun 	pex_status |=
243*4882a593Smuzhiyun 	    (bus_num << PXSR_PEX_BUS_NUM_OFFS) & PXSR_PEX_BUS_NUM_MASK;
244*4882a593Smuzhiyun 	reg_write(PEX_STATUS_REG(pex_if), pex_status);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	return MV_OK;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
pex_local_dev_num_set(u32 pex_if,u32 dev_num)249*4882a593Smuzhiyun int pex_local_dev_num_set(u32 pex_if, u32 dev_num)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	u32 pex_status;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	DEBUG_INIT_FULL_S("\n### pex_local_dev_num_set ###\n");
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	pex_status = reg_read(PEX_STATUS_REG(pex_if));
256*4882a593Smuzhiyun 	pex_status &= ~PXSR_PEX_DEV_NUM_MASK;
257*4882a593Smuzhiyun 	pex_status |=
258*4882a593Smuzhiyun 	    (dev_num << PXSR_PEX_DEV_NUM_OFFS) & PXSR_PEX_DEV_NUM_MASK;
259*4882a593Smuzhiyun 	reg_write(PEX_STATUS_REG(pex_if), pex_status);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	return MV_OK;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /*
265*4882a593Smuzhiyun  * pex_config_read - Read from configuration space
266*4882a593Smuzhiyun  *
267*4882a593Smuzhiyun  * DESCRIPTION:
268*4882a593Smuzhiyun  *       This function performs a 32 bit read from PEX configuration space.
269*4882a593Smuzhiyun  *       It supports both type 0 and type 1 of Configuration Transactions
270*4882a593Smuzhiyun  *       (local and over bridge). In order to read from local bus segment, use
271*4882a593Smuzhiyun  *       bus number retrieved from pex_local_bus_num_get(). Other bus numbers
272*4882a593Smuzhiyun  *       will result configuration transaction of type 1 (over bridge).
273*4882a593Smuzhiyun  *
274*4882a593Smuzhiyun  * INPUT:
275*4882a593Smuzhiyun  *       pex_if   - PEX interface number.
276*4882a593Smuzhiyun  *       bus      - PEX segment bus number.
277*4882a593Smuzhiyun  *       dev      - PEX device number.
278*4882a593Smuzhiyun  *       func     - Function number.
279*4882a593Smuzhiyun  *       reg_offs - Register offset.
280*4882a593Smuzhiyun  *
281*4882a593Smuzhiyun  * OUTPUT:
282*4882a593Smuzhiyun  *       None.
283*4882a593Smuzhiyun  *
284*4882a593Smuzhiyun  * RETURN:
285*4882a593Smuzhiyun  *       32bit register data, 0xffffffff on error
286*4882a593Smuzhiyun  */
pex_config_read(u32 pex_if,u32 bus,u32 dev,u32 func,u32 reg_off)287*4882a593Smuzhiyun u32 pex_config_read(u32 pex_if, u32 bus, u32 dev, u32 func, u32 reg_off)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	u32 pex_data = 0;
290*4882a593Smuzhiyun 	u32 local_dev, local_bus;
291*4882a593Smuzhiyun 	u32 pex_status;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	pex_status = reg_read(PEX_STATUS_REG(pex_if));
294*4882a593Smuzhiyun 	local_dev =
295*4882a593Smuzhiyun 	    ((pex_status & PXSR_PEX_DEV_NUM_MASK) >> PXSR_PEX_DEV_NUM_OFFS);
296*4882a593Smuzhiyun 	local_bus =
297*4882a593Smuzhiyun 	    ((pex_status & PXSR_PEX_BUS_NUM_MASK) >> PXSR_PEX_BUS_NUM_OFFS);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/*
300*4882a593Smuzhiyun 	 * In PCI Express we have only one device number
301*4882a593Smuzhiyun 	 * and this number is the first number we encounter
302*4882a593Smuzhiyun 	 * else that the local_dev
303*4882a593Smuzhiyun 	 * spec pex define return on config read/write on any device
304*4882a593Smuzhiyun 	 */
305*4882a593Smuzhiyun 	if (bus == local_bus) {
306*4882a593Smuzhiyun 		if (local_dev == 0) {
307*4882a593Smuzhiyun 			/*
308*4882a593Smuzhiyun 			 * if local dev is 0 then the first number we encounter
309*4882a593Smuzhiyun 			 * after 0 is 1
310*4882a593Smuzhiyun 			 */
311*4882a593Smuzhiyun 			if ((dev != 1) && (dev != local_dev))
312*4882a593Smuzhiyun 				return MV_ERROR;
313*4882a593Smuzhiyun 		} else {
314*4882a593Smuzhiyun 			/*
315*4882a593Smuzhiyun 			 * if local dev is not 0 then the first number we
316*4882a593Smuzhiyun 			 * encounter is 0
317*4882a593Smuzhiyun 			 */
318*4882a593Smuzhiyun 			if ((dev != 0) && (dev != local_dev))
319*4882a593Smuzhiyun 				return MV_ERROR;
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/* Creating PEX address to be passed */
324*4882a593Smuzhiyun 	pex_data = (bus << PXCAR_BUS_NUM_OFFS);
325*4882a593Smuzhiyun 	pex_data |= (dev << PXCAR_DEVICE_NUM_OFFS);
326*4882a593Smuzhiyun 	pex_data |= (func << PXCAR_FUNC_NUM_OFFS);
327*4882a593Smuzhiyun 	/* Legacy register space */
328*4882a593Smuzhiyun 	pex_data |= (reg_off & PXCAR_REG_NUM_MASK);
329*4882a593Smuzhiyun 	/* Extended register space */
330*4882a593Smuzhiyun 	pex_data |= (((reg_off & PXCAR_REAL_EXT_REG_NUM_MASK) >>
331*4882a593Smuzhiyun 		      PXCAR_REAL_EXT_REG_NUM_OFFS) << PXCAR_EXT_REG_NUM_OFFS);
332*4882a593Smuzhiyun 	pex_data |= PXCAR_CONFIG_EN;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Write the address to the PEX configuration address register */
335*4882a593Smuzhiyun 	reg_write(PEX_CFG_ADDR_REG(pex_if), pex_data);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/*
338*4882a593Smuzhiyun 	 * In order to let the PEX controller absorbed the address
339*4882a593Smuzhiyun 	 * of the read transaction we perform a validity check that
340*4882a593Smuzhiyun 	 * the address was written
341*4882a593Smuzhiyun 	 */
342*4882a593Smuzhiyun 	if (pex_data != reg_read(PEX_CFG_ADDR_REG(pex_if)))
343*4882a593Smuzhiyun 		return MV_ERROR;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* Cleaning Master Abort */
346*4882a593Smuzhiyun 	reg_bit_set(PEX_CFG_DIRECT_ACCESS(pex_if, PEX_STATUS_AND_COMMAND),
347*4882a593Smuzhiyun 		    PXSAC_MABORT);
348*4882a593Smuzhiyun 	/* Read the Data returned in the PEX Data register */
349*4882a593Smuzhiyun 	pex_data = reg_read(PEX_CFG_DATA_REG(pex_if));
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	DEBUG_INIT_FULL_C(" --> ", pex_data, 4);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return pex_data;
354*4882a593Smuzhiyun }
355