1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2009 3*4882a593Smuzhiyun * Marvell Semiconductor <www.marvell.com> 4*4882a593Smuzhiyun * Written-by: Prafulla Wadaskar <prafulla@marvell.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Header file for the Marvell's Feroceon CPU core. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef _MVEBU_SOC_H 12*4882a593Smuzhiyun #define _MVEBU_SOC_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define SOC_MV78230_ID 0x7823 15*4882a593Smuzhiyun #define SOC_MV78260_ID 0x7826 16*4882a593Smuzhiyun #define SOC_MV78460_ID 0x7846 17*4882a593Smuzhiyun #define SOC_88F6720_ID 0x6720 18*4882a593Smuzhiyun #define SOC_88F6810_ID 0x6810 19*4882a593Smuzhiyun #define SOC_88F6820_ID 0x6820 20*4882a593Smuzhiyun #define SOC_88F6828_ID 0x6828 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* A375 revisions */ 23*4882a593Smuzhiyun #define MV_88F67XX_A0_ID 0x3 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* A38x revisions */ 26*4882a593Smuzhiyun #define MV_88F68XX_Z1_ID 0x0 27*4882a593Smuzhiyun #define MV_88F68XX_A0_ID 0x4 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* TCLK Core Clock definition */ 30*4882a593Smuzhiyun #ifndef CONFIG_SYS_TCLK 31*4882a593Smuzhiyun #define CONFIG_SYS_TCLK 250000000 /* 250MHz */ 32*4882a593Smuzhiyun #endif 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* SOC specific definations */ 35*4882a593Smuzhiyun #define INTREG_BASE 0xd0000000 36*4882a593Smuzhiyun #define INTREG_BASE_ADDR_REG (INTREG_BASE + 0x20080) 37*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_ARMADA_3700) 38*4882a593Smuzhiyun /* 39*4882a593Smuzhiyun * The SPL U-Boot version still runs with the default 40*4882a593Smuzhiyun * address for the internal registers, configured by 41*4882a593Smuzhiyun * the BootROM. Only the main U-Boot version uses the 42*4882a593Smuzhiyun * new internal register base address, that also is 43*4882a593Smuzhiyun * required for the Linux kernel. 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun #define SOC_REGS_PHY_BASE 0xd0000000 46*4882a593Smuzhiyun #elif defined(CONFIG_ARMADA_8K) 47*4882a593Smuzhiyun #define SOC_REGS_PHY_BASE 0xf0000000 48*4882a593Smuzhiyun #else 49*4882a593Smuzhiyun #define SOC_REGS_PHY_BASE 0xf1000000 50*4882a593Smuzhiyun #endif 51*4882a593Smuzhiyun #define MVEBU_REGISTER(x) (SOC_REGS_PHY_BASE + x) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define MVEBU_SDRAM_SCRATCH (MVEBU_REGISTER(0x01504)) 54*4882a593Smuzhiyun #define MVEBU_L2_CACHE_BASE (MVEBU_REGISTER(0x08000)) 55*4882a593Smuzhiyun #define CONFIG_SYS_PL310_BASE MVEBU_L2_CACHE_BASE 56*4882a593Smuzhiyun #define MVEBU_TWSI_BASE (MVEBU_REGISTER(0x11000)) 57*4882a593Smuzhiyun #define MVEBU_TWSI1_BASE (MVEBU_REGISTER(0x11100)) 58*4882a593Smuzhiyun #define MVEBU_MPP_BASE (MVEBU_REGISTER(0x18000)) 59*4882a593Smuzhiyun #define MVEBU_GPIO0_BASE (MVEBU_REGISTER(0x18100)) 60*4882a593Smuzhiyun #define MVEBU_GPIO1_BASE (MVEBU_REGISTER(0x18140)) 61*4882a593Smuzhiyun #define MVEBU_GPIO2_BASE (MVEBU_REGISTER(0x18180)) 62*4882a593Smuzhiyun #define MVEBU_SYSTEM_REG_BASE (MVEBU_REGISTER(0x18200)) 63*4882a593Smuzhiyun #define MVEBU_CLOCK_BASE (MVEBU_REGISTER(0x18700)) 64*4882a593Smuzhiyun #define MVEBU_CPU_WIN_BASE (MVEBU_REGISTER(0x20000)) 65*4882a593Smuzhiyun #define MVEBU_SDRAM_BASE (MVEBU_REGISTER(0x20180)) 66*4882a593Smuzhiyun #define MVEBU_TIMER_BASE (MVEBU_REGISTER(0x20300)) 67*4882a593Smuzhiyun #define MVEBU_REG_PCIE_BASE (MVEBU_REGISTER(0x40000)) 68*4882a593Smuzhiyun #define MVEBU_AXP_USB_BASE (MVEBU_REGISTER(0x50000)) 69*4882a593Smuzhiyun #define MVEBU_USB20_BASE (MVEBU_REGISTER(0x58000)) 70*4882a593Smuzhiyun #define MVEBU_REG_PCIE0_BASE (MVEBU_REGISTER(0x80000)) 71*4882a593Smuzhiyun #define MVEBU_AXP_SATA_BASE (MVEBU_REGISTER(0xa0000)) 72*4882a593Smuzhiyun #define MVEBU_SATA0_BASE (MVEBU_REGISTER(0xa8000)) 73*4882a593Smuzhiyun #define MVEBU_NAND_BASE (MVEBU_REGISTER(0xd0000)) 74*4882a593Smuzhiyun #define MVEBU_SDIO_BASE (MVEBU_REGISTER(0xd8000)) 75*4882a593Smuzhiyun #define MVEBU_LCD_BASE (MVEBU_REGISTER(0xe0000)) 76*4882a593Smuzhiyun #define MVEBU_DFX_BASE (MVEBU_REGISTER(0xe4000)) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define SOC_COHERENCY_FABRIC_CTRL_REG (MVEBU_REGISTER(0x20200)) 79*4882a593Smuzhiyun #define MBUS_ERR_PROP_EN (1 << 8) 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define MBUS_BRIDGE_WIN_CTRL_REG (MVEBU_REGISTER(0x20250)) 82*4882a593Smuzhiyun #define MBUS_BRIDGE_WIN_BASE_REG (MVEBU_REGISTER(0x20254)) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define MVEBU_SOC_DEV_MUX_REG (MVEBU_SYSTEM_REG_BASE + 0x08) 85*4882a593Smuzhiyun #define NAND_EN BIT(0) 86*4882a593Smuzhiyun #define NAND_ARBITER_EN BIT(27) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define ARMADA_XP_PUP_ENABLE (MVEBU_SYSTEM_REG_BASE + 0x44c) 89*4882a593Smuzhiyun #define GE0_PUP_EN BIT(0) 90*4882a593Smuzhiyun #define GE1_PUP_EN BIT(1) 91*4882a593Smuzhiyun #define LCD_PUP_EN BIT(2) 92*4882a593Smuzhiyun #define NAND_PUP_EN BIT(4) 93*4882a593Smuzhiyun #define SPI_PUP_EN BIT(5) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define MVEBU_CORE_DIV_CLK_CTRL(i) (MVEBU_CLOCK_BASE + ((i) * 0x8)) 96*4882a593Smuzhiyun #define MVEBU_DFX_DIV_CLK_CTRL(i) (MVEBU_DFX_BASE + 0x250 + ((i) * 0x4)) 97*4882a593Smuzhiyun #define NAND_ECC_DIVCKL_RATIO_OFFS 8 98*4882a593Smuzhiyun #define NAND_ECC_DIVCKL_RATIO_MASK (0x3F << NAND_ECC_DIVCKL_RATIO_OFFS) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define SDRAM_MAX_CS 4 101*4882a593Smuzhiyun #define SDRAM_ADDR_MASK 0xFF000000 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* MVEBU CPU memory windows */ 104*4882a593Smuzhiyun #define MVCPU_WIN_CTRL_DATA CPU_WIN_CTRL_DATA 105*4882a593Smuzhiyun #define MVCPU_WIN_ENABLE CPU_WIN_ENABLE 106*4882a593Smuzhiyun #define MVCPU_WIN_DISABLE CPU_WIN_DISABLE 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define COMPHY_REFCLK_ALIGNMENT (MVEBU_REGISTER(0x182f8)) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* BootROM error register (also includes some status infos) */ 111*4882a593Smuzhiyun #define CONFIG_BOOTROM_ERR_REG (MVEBU_REGISTER(0x182d0)) 112*4882a593Smuzhiyun #define BOOTROM_ERR_MODE_OFFS 28 113*4882a593Smuzhiyun #define BOOTROM_ERR_MODE_MASK (0xf << BOOTROM_ERR_MODE_OFFS) 114*4882a593Smuzhiyun #define BOOTROM_ERR_MODE_UART 0x6 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #if defined(CONFIG_ARMADA_375) 117*4882a593Smuzhiyun /* SAR values for Armada 375 */ 118*4882a593Smuzhiyun #define CONFIG_SAR_REG (MVEBU_REGISTER(0xe8200)) 119*4882a593Smuzhiyun #define CONFIG_SAR2_REG (MVEBU_REGISTER(0xe8204)) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define SAR_CPU_FREQ_OFFS 17 122*4882a593Smuzhiyun #define SAR_CPU_FREQ_MASK (0x1f << SAR_CPU_FREQ_OFFS) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define BOOT_DEV_SEL_OFFS 3 125*4882a593Smuzhiyun #define BOOT_DEV_SEL_MASK (0x3f << BOOT_DEV_SEL_OFFS) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define BOOT_FROM_UART 0x30 128*4882a593Smuzhiyun #define BOOT_FROM_SPI 0x38 129*4882a593Smuzhiyun #elif defined(CONFIG_ARMADA_38X) 130*4882a593Smuzhiyun /* SAR values for Armada 38x */ 131*4882a593Smuzhiyun #define CONFIG_SAR_REG (MVEBU_REGISTER(0x18600)) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define SAR_CPU_FREQ_OFFS 10 134*4882a593Smuzhiyun #define SAR_CPU_FREQ_MASK (0x1f << SAR_CPU_FREQ_OFFS) 135*4882a593Smuzhiyun #define SAR_BOOT_DEVICE_OFFS 4 136*4882a593Smuzhiyun #define SAR_BOOT_DEVICE_MASK (0x1f << SAR_BOOT_DEVICE_OFFS) 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define BOOT_DEV_SEL_OFFS 4 139*4882a593Smuzhiyun #define BOOT_DEV_SEL_MASK (0x3f << BOOT_DEV_SEL_OFFS) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define BOOT_FROM_UART 0x28 142*4882a593Smuzhiyun #define BOOT_FROM_SPI 0x32 143*4882a593Smuzhiyun #define BOOT_FROM_MMC 0x30 144*4882a593Smuzhiyun #define BOOT_FROM_MMC_ALT 0x31 145*4882a593Smuzhiyun #else 146*4882a593Smuzhiyun /* SAR values for Armada XP */ 147*4882a593Smuzhiyun #define CONFIG_SAR_REG (MVEBU_REGISTER(0x18230)) 148*4882a593Smuzhiyun #define CONFIG_SAR2_REG (MVEBU_REGISTER(0x18234)) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define SAR_CPU_FREQ_OFFS 21 151*4882a593Smuzhiyun #define SAR_CPU_FREQ_MASK (0x7 << SAR_CPU_FREQ_OFFS) 152*4882a593Smuzhiyun #define SAR_FFC_FREQ_OFFS 24 153*4882a593Smuzhiyun #define SAR_FFC_FREQ_MASK (0xf << SAR_FFC_FREQ_OFFS) 154*4882a593Smuzhiyun #define SAR2_CPU_FREQ_OFFS 20 155*4882a593Smuzhiyun #define SAR2_CPU_FREQ_MASK (0x1 << SAR2_CPU_FREQ_OFFS) 156*4882a593Smuzhiyun #define SAR_BOOT_DEVICE_OFFS 5 157*4882a593Smuzhiyun #define SAR_BOOT_DEVICE_MASK (0xf << SAR_BOOT_DEVICE_OFFS) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define BOOT_DEV_SEL_OFFS 5 160*4882a593Smuzhiyun #define BOOT_DEV_SEL_MASK (0xf << BOOT_DEV_SEL_OFFS) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define BOOT_FROM_UART 0x2 163*4882a593Smuzhiyun #define BOOT_FROM_SPI 0x3 164*4882a593Smuzhiyun #endif 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #endif /* _MVEBU_SOC_H */ 167