1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Keystone2: Architecture initialization
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2012-2014
5*4882a593Smuzhiyun * Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <ns16550.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/arch/msmc.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/hardware.h>
16*4882a593Smuzhiyun #include <asm/arch/psc_defs.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define MAX_PCI_PORTS 2
19*4882a593Smuzhiyun enum pci_mode {
20*4882a593Smuzhiyun ENDPOINT,
21*4882a593Smuzhiyun LEGACY_ENDPOINT,
22*4882a593Smuzhiyun ROOTCOMPLEX,
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define DEVCFG_MODE_MASK (BIT(2) | BIT(1))
26*4882a593Smuzhiyun #define DEVCFG_MODE_SHIFT 1
27*4882a593Smuzhiyun
chip_configuration_unlock(void)28*4882a593Smuzhiyun void chip_configuration_unlock(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun __raw_writel(KS2_KICK0_MAGIC, KS2_KICK0);
31*4882a593Smuzhiyun __raw_writel(KS2_KICK1_MAGIC, KS2_KICK1);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2L
osr_init(void)35*4882a593Smuzhiyun void osr_init(void)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun u32 i;
38*4882a593Smuzhiyun u32 j;
39*4882a593Smuzhiyun u32 val;
40*4882a593Smuzhiyun u32 base = KS2_OSR_CFG_BASE;
41*4882a593Smuzhiyun u32 ecc_ctrl[KS2_OSR_NUM_RAM_BANKS];
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Enable the OSR clock domain */
44*4882a593Smuzhiyun psc_enable_module(KS2_LPSC_OSR);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Disable OSR ECC check for all the ram banks */
47*4882a593Smuzhiyun for (i = 0; i < KS2_OSR_NUM_RAM_BANKS; i++) {
48*4882a593Smuzhiyun val = i | KS2_OSR_ECC_VEC_TRIG_RD |
49*4882a593Smuzhiyun (KS2_OSR_ECC_CTRL << KS2_OSR_ECC_VEC_RD_ADDR_SH);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun writel(val , base + KS2_OSR_ECC_VEC);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /**
54*4882a593Smuzhiyun * wait till read is done.
55*4882a593Smuzhiyun * Print should be added after earlyprintk support is added.
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun for (j = 0; j < 10000; j++) {
58*4882a593Smuzhiyun val = readl(base + KS2_OSR_ECC_VEC);
59*4882a593Smuzhiyun if (val & KS2_OSR_ECC_VEC_RD_DONE)
60*4882a593Smuzhiyun break;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun ecc_ctrl[i] = readl(base + KS2_OSR_ECC_CTRL) ^
64*4882a593Smuzhiyun KS2_OSR_ECC_CTRL_CHK;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun writel(ecc_ctrl[i], KS2_MSMC_DATA_BASE + i * 4);
67*4882a593Smuzhiyun writel(ecc_ctrl[i], base + KS2_OSR_ECC_CTRL);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Reset OSR memory to all zeros */
71*4882a593Smuzhiyun for (i = 0; i < KS2_OSR_SIZE; i += 4)
72*4882a593Smuzhiyun writel(0, KS2_OSR_DATA_BASE + i);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Enable OSR ECC check for all the ram banks */
75*4882a593Smuzhiyun for (i = 0; i < KS2_OSR_NUM_RAM_BANKS; i++)
76*4882a593Smuzhiyun writel(ecc_ctrl[i] |
77*4882a593Smuzhiyun KS2_OSR_ECC_CTRL_CHK, base + KS2_OSR_ECC_CTRL);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Function to set up PCIe mode */
config_pcie_mode(int pcie_port,enum pci_mode mode)82*4882a593Smuzhiyun static void config_pcie_mode(int pcie_port, enum pci_mode mode)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun u32 val = __raw_readl(KS2_DEVCFG);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (pcie_port >= MAX_PCI_PORTS)
87*4882a593Smuzhiyun return;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /**
90*4882a593Smuzhiyun * each pci port has two bits for mode and it starts at
91*4882a593Smuzhiyun * bit 1. So use port number to get the right bit position.
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun pcie_port <<= 1;
94*4882a593Smuzhiyun val &= ~(DEVCFG_MODE_MASK << pcie_port);
95*4882a593Smuzhiyun val |= ((mode << DEVCFG_MODE_SHIFT) << pcie_port);
96*4882a593Smuzhiyun __raw_writel(val, KS2_DEVCFG);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
msmc_k2hkle_common_setup(void)99*4882a593Smuzhiyun static void msmc_k2hkle_common_setup(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_0);
102*4882a593Smuzhiyun msmc_share_all_segments(K2HKLE_MSMC_SEGMENT_ARM);
103*4882a593Smuzhiyun msmc_share_all_segments(K2HKLE_MSMC_SEGMENT_NETCP);
104*4882a593Smuzhiyun msmc_share_all_segments(K2HKLE_MSMC_SEGMENT_QM_PDSP);
105*4882a593Smuzhiyun msmc_share_all_segments(K2HKLE_MSMC_SEGMENT_PCIE0);
106*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_DEBUG);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
msmc_k2hk_setup(void)109*4882a593Smuzhiyun static void msmc_k2hk_setup(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_1);
112*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_2);
113*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_3);
114*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_4);
115*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_5);
116*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_6);
117*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_7);
118*4882a593Smuzhiyun msmc_share_all_segments(K2HKE_MSMC_SEGMENT_HYPERLINK);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
msmc_k2l_setup(void)121*4882a593Smuzhiyun static inline void msmc_k2l_setup(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_1);
124*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_2);
125*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_3);
126*4882a593Smuzhiyun msmc_share_all_segments(K2L_MSMC_SEGMENT_PCIE1);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
msmc_k2e_setup(void)129*4882a593Smuzhiyun static inline void msmc_k2e_setup(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun msmc_share_all_segments(K2E_MSMC_SEGMENT_PCIE1);
132*4882a593Smuzhiyun msmc_share_all_segments(K2HKE_MSMC_SEGMENT_HYPERLINK);
133*4882a593Smuzhiyun msmc_share_all_segments(K2E_MSMC_SEGMENT_TSIP);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
msmc_k2g_setup(void)136*4882a593Smuzhiyun static void msmc_k2g_setup(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_0);
139*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_ARM);
140*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_ICSS0);
141*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_ICSS1);
142*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_NSS);
143*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_PCIE);
144*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_USB);
145*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_MLB);
146*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_PMMC);
147*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_DSS);
148*4882a593Smuzhiyun msmc_share_all_segments(K2G_MSMC_SEGMENT_MMC);
149*4882a593Smuzhiyun msmc_share_all_segments(KS2_MSMC_SEGMENT_DEBUG);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
arch_cpu_init(void)152*4882a593Smuzhiyun int arch_cpu_init(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun chip_configuration_unlock();
155*4882a593Smuzhiyun icache_enable();
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (cpu_is_k2g()) {
158*4882a593Smuzhiyun msmc_k2g_setup();
159*4882a593Smuzhiyun } else {
160*4882a593Smuzhiyun msmc_k2hkle_common_setup();
161*4882a593Smuzhiyun if (cpu_is_k2e())
162*4882a593Smuzhiyun msmc_k2e_setup();
163*4882a593Smuzhiyun else if (cpu_is_k2l())
164*4882a593Smuzhiyun msmc_k2l_setup();
165*4882a593Smuzhiyun else
166*4882a593Smuzhiyun msmc_k2hk_setup();
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Initialize the PCIe-0 to work as Root Complex */
170*4882a593Smuzhiyun config_pcie_mode(0, ROOTCOMPLEX);
171*4882a593Smuzhiyun #if defined(CONFIG_SOC_K2E) || defined(CONFIG_SOC_K2L)
172*4882a593Smuzhiyun /* Initialize the PCIe-1 to work as Root Complex */
173*4882a593Smuzhiyun config_pcie_mode(1, ROOTCOMPLEX);
174*4882a593Smuzhiyun #endif
175*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2L
176*4882a593Smuzhiyun osr_init();
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * just initialise the COM2 port so that TI specific
181*4882a593Smuzhiyun * UART register PWREMU_MGMT is initialized. Linux UART
182*4882a593Smuzhiyun * driver doesn't handle this.
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun #ifndef CONFIG_DM_SERIAL
185*4882a593Smuzhiyun NS16550_init((NS16550_t)(CONFIG_SYS_NS16550_COM2),
186*4882a593Smuzhiyun CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE);
187*4882a593Smuzhiyun #endif
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
reset_cpu(ulong addr)192*4882a593Smuzhiyun void reset_cpu(ulong addr)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun volatile u32 *rstctrl = (volatile u32 *)(KS2_RSTCTRL);
195*4882a593Smuzhiyun u32 tmp;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun tmp = *rstctrl & KS2_RSTCTRL_MASK;
198*4882a593Smuzhiyun *rstctrl = tmp | KS2_RSTCTRL_KEY;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun *rstctrl &= KS2_RSTCTRL_SWRST;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for (;;)
203*4882a593Smuzhiyun ;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
enable_caches(void)206*4882a593Smuzhiyun void enable_caches(void)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun #ifndef CONFIG_SYS_DCACHE_OFF
209*4882a593Smuzhiyun /* Enable D-cache. I-cache is already enabled in start.S */
210*4882a593Smuzhiyun dcache_enable();
211*4882a593Smuzhiyun #endif
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #if defined(CONFIG_DISPLAY_CPUINFO)
print_cpuinfo(void)215*4882a593Smuzhiyun int print_cpuinfo(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun u16 cpu = get_part_number();
218*4882a593Smuzhiyun u8 rev = cpu_revision();
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun puts("CPU: ");
221*4882a593Smuzhiyun switch (cpu) {
222*4882a593Smuzhiyun case CPU_66AK2Hx:
223*4882a593Smuzhiyun puts("66AK2Hx SR");
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun case CPU_66AK2Lx:
226*4882a593Smuzhiyun puts("66AK2Lx SR");
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun case CPU_66AK2Ex:
229*4882a593Smuzhiyun puts("66AK2Ex SR");
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun case CPU_66AK2Gx:
232*4882a593Smuzhiyun puts("66AK2Gx SR");
233*4882a593Smuzhiyun break;
234*4882a593Smuzhiyun default:
235*4882a593Smuzhiyun puts("Unknown\n");
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (rev == 2)
239*4882a593Smuzhiyun puts("2.0\n");
240*4882a593Smuzhiyun else if (rev == 1)
241*4882a593Smuzhiyun puts("1.1\n");
242*4882a593Smuzhiyun else if (rev == 0)
243*4882a593Smuzhiyun puts("1.0\n");
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun #endif
248