1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Keystone2: Common SoC definitions, structures etc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) Copyright 2012-2014 5*4882a593Smuzhiyun * Texas Instruments Incorporated, <www.ti.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun #ifndef __ASM_ARCH_HARDWARE_H 10*4882a593Smuzhiyun #define __ASM_ARCH_HARDWARE_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <config.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <linux/sizes.h> 17*4882a593Smuzhiyun #include <asm/io.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define REG(addr) (*(volatile unsigned int *)(addr)) 20*4882a593Smuzhiyun #define REG_P(addr) ((volatile unsigned int *)(addr)) 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun typedef volatile unsigned int dv_reg; 23*4882a593Smuzhiyun typedef volatile unsigned int *dv_reg_p; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #endif 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define KS2_DDRPHY_PIR_OFFSET 0x04 28*4882a593Smuzhiyun #define KS2_DDRPHY_PGCR0_OFFSET 0x08 29*4882a593Smuzhiyun #define KS2_DDRPHY_PGCR1_OFFSET 0x0C 30*4882a593Smuzhiyun #define KS2_DDRPHY_PGSR0_OFFSET 0x10 31*4882a593Smuzhiyun #define KS2_DDRPHY_PGSR1_OFFSET 0x14 32*4882a593Smuzhiyun #define KS2_DDRPHY_PLLCR_OFFSET 0x18 33*4882a593Smuzhiyun #define KS2_DDRPHY_PTR0_OFFSET 0x1C 34*4882a593Smuzhiyun #define KS2_DDRPHY_PTR1_OFFSET 0x20 35*4882a593Smuzhiyun #define KS2_DDRPHY_PTR2_OFFSET 0x24 36*4882a593Smuzhiyun #define KS2_DDRPHY_PTR3_OFFSET 0x28 37*4882a593Smuzhiyun #define KS2_DDRPHY_PTR4_OFFSET 0x2C 38*4882a593Smuzhiyun #define KS2_DDRPHY_DCR_OFFSET 0x44 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define KS2_DDRPHY_DTPR0_OFFSET 0x48 41*4882a593Smuzhiyun #define KS2_DDRPHY_DTPR1_OFFSET 0x4C 42*4882a593Smuzhiyun #define KS2_DDRPHY_DTPR2_OFFSET 0x50 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define KS2_DDRPHY_MR0_OFFSET 0x54 45*4882a593Smuzhiyun #define KS2_DDRPHY_MR1_OFFSET 0x58 46*4882a593Smuzhiyun #define KS2_DDRPHY_MR2_OFFSET 0x5C 47*4882a593Smuzhiyun #define KS2_DDRPHY_DTCR_OFFSET 0x68 48*4882a593Smuzhiyun #define KS2_DDRPHY_PGCR2_OFFSET 0x8C 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define KS2_DDRPHY_ZQ0CR1_OFFSET 0x184 51*4882a593Smuzhiyun #define KS2_DDRPHY_ZQ1CR1_OFFSET 0x194 52*4882a593Smuzhiyun #define KS2_DDRPHY_ZQ2CR1_OFFSET 0x1A4 53*4882a593Smuzhiyun #define KS2_DDRPHY_ZQ3CR1_OFFSET 0x1B4 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define KS2_DDRPHY_DATX8_2_OFFSET 0x240 56*4882a593Smuzhiyun #define KS2_DDRPHY_DATX8_3_OFFSET 0x280 57*4882a593Smuzhiyun #define KS2_DDRPHY_DATX8_4_OFFSET 0x2C0 58*4882a593Smuzhiyun #define KS2_DDRPHY_DATX8_5_OFFSET 0x300 59*4882a593Smuzhiyun #define KS2_DDRPHY_DATX8_6_OFFSET 0x340 60*4882a593Smuzhiyun #define KS2_DDRPHY_DATX8_7_OFFSET 0x380 61*4882a593Smuzhiyun #define KS2_DDRPHY_DATX8_8_OFFSET 0x3C0 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define IODDRM_MASK 0x00000180 64*4882a593Smuzhiyun #define ZCKSEL_MASK 0x01800000 65*4882a593Smuzhiyun #define CL_MASK 0x00000072 66*4882a593Smuzhiyun #define WR_MASK 0x00000E00 67*4882a593Smuzhiyun #define BL_MASK 0x00000003 68*4882a593Smuzhiyun #define RRMODE_MASK 0x00040000 69*4882a593Smuzhiyun #define UDIMM_MASK 0x20000000 70*4882a593Smuzhiyun #define BYTEMASK_MASK 0x0003FC00 71*4882a593Smuzhiyun #define MPRDQ_MASK 0x00000080 72*4882a593Smuzhiyun #define PDQ_MASK 0x00000070 73*4882a593Smuzhiyun #define NOSRA_MASK 0x08000000 74*4882a593Smuzhiyun #define ECC_MASK 0x00000001 75*4882a593Smuzhiyun #define DXEN_MASK 0x00000001 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* DDR3 definitions */ 78*4882a593Smuzhiyun #define KS2_DDR3A_EMIF_CTRL_BASE 0x21010000 79*4882a593Smuzhiyun #define KS2_DDR3A_EMIF_DATA_BASE 0x80000000 80*4882a593Smuzhiyun #define KS2_DDR3A_DDRPHYC 0x02329000 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define KS2_DDR3_MIDR_OFFSET 0x00 83*4882a593Smuzhiyun #define KS2_DDR3_STATUS_OFFSET 0x04 84*4882a593Smuzhiyun #define KS2_DDR3_SDCFG_OFFSET 0x08 85*4882a593Smuzhiyun #define KS2_DDR3_SDRFC_OFFSET 0x10 86*4882a593Smuzhiyun #define KS2_DDR3_SDTIM1_OFFSET 0x18 87*4882a593Smuzhiyun #define KS2_DDR3_SDTIM2_OFFSET 0x1C 88*4882a593Smuzhiyun #define KS2_DDR3_SDTIM3_OFFSET 0x20 89*4882a593Smuzhiyun #define KS2_DDR3_SDTIM4_OFFSET 0x28 90*4882a593Smuzhiyun #define KS2_DDR3_PMCTL_OFFSET 0x38 91*4882a593Smuzhiyun #define KS2_DDR3_ZQCFG_OFFSET 0xC8 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define KS2_DDR3_PLLCTRL_PHY_RESET 0x80000000 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* DDR3 ECC */ 96*4882a593Smuzhiyun #define KS2_DDR3_ECC_INT_STATUS_OFFSET 0x0AC 97*4882a593Smuzhiyun #define KS2_DDR3_ECC_INT_ENABLE_SET_SYS_OFFSET 0x0B4 98*4882a593Smuzhiyun #define KS2_DDR3_ECC_CTRL_OFFSET 0x110 99*4882a593Smuzhiyun #define KS2_DDR3_ECC_ADDR_RANGE1_OFFSET 0x114 100*4882a593Smuzhiyun #define KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET 0x130 101*4882a593Smuzhiyun #define KS2_DDR3_ONE_BIT_ECC_ERR_ADDR_LOG_OFFSET 0x13C 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* DDR3 ECC Interrupt Status register */ 104*4882a593Smuzhiyun #define KS2_DDR3_1B_ECC_ERR_SYS BIT(5) 105*4882a593Smuzhiyun #define KS2_DDR3_2B_ECC_ERR_SYS BIT(4) 106*4882a593Smuzhiyun #define KS2_DDR3_WR_ECC_ERR_SYS BIT(3) 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* DDR3 ECC Control register */ 109*4882a593Smuzhiyun #define KS2_DDR3_ECC_EN BIT(31) 110*4882a593Smuzhiyun #define KS2_DDR3_ECC_ADDR_RNG_PROT BIT(30) 111*4882a593Smuzhiyun #define KS2_DDR3_ECC_VERIFY_EN BIT(29) 112*4882a593Smuzhiyun #define KS2_DDR3_ECC_RMW_EN BIT(28) 113*4882a593Smuzhiyun #define KS2_DDR3_ECC_ADDR_RNG_1_EN BIT(0) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #define KS2_DDR3_ECC_ENABLE (KS2_DDR3_ECC_EN | \ 116*4882a593Smuzhiyun KS2_DDR3_ECC_ADDR_RNG_PROT | \ 117*4882a593Smuzhiyun KS2_DDR3_ECC_VERIFY_EN) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* EDMA */ 120*4882a593Smuzhiyun #define KS2_EDMA0_BASE 0x02700000 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* EDMA3 register offsets */ 123*4882a593Smuzhiyun #define KS2_EDMA_QCHMAP0 0x0200 124*4882a593Smuzhiyun #define KS2_EDMA_IPR 0x1068 125*4882a593Smuzhiyun #define KS2_EDMA_ICR 0x1070 126*4882a593Smuzhiyun #define KS2_EDMA_QEECR 0x1088 127*4882a593Smuzhiyun #define KS2_EDMA_QEESR 0x108c 128*4882a593Smuzhiyun #define KS2_EDMA_PARAM_1(x) (0x4020 + (4 * x)) 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* NETCP pktdma */ 131*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2G 132*4882a593Smuzhiyun #define KS2_NETCP_PDMA_RX_FREE_QUEUE 113 133*4882a593Smuzhiyun #define KS2_NETCP_PDMA_RX_RCV_QUEUE 114 134*4882a593Smuzhiyun #else 135*4882a593Smuzhiyun #define KS2_NETCP_PDMA_RX_FREE_QUEUE 4001 136*4882a593Smuzhiyun #define KS2_NETCP_PDMA_RX_RCV_QUEUE 4002 137*4882a593Smuzhiyun #endif 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* Chip Interrupt Controller */ 140*4882a593Smuzhiyun #define KS2_CIC2_BASE 0x02608000 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* Chip Interrupt Controller register offsets */ 143*4882a593Smuzhiyun #define KS2_CIC_CTRL 0x04 144*4882a593Smuzhiyun #define KS2_CIC_HOST_CTRL 0x0C 145*4882a593Smuzhiyun #define KS2_CIC_GLOBAL_ENABLE 0x10 146*4882a593Smuzhiyun #define KS2_CIC_SYS_ENABLE_IDX_SET 0x28 147*4882a593Smuzhiyun #define KS2_CIC_HOST_ENABLE_IDX_SET 0x34 148*4882a593Smuzhiyun #define KS2_CIC_CHAN_MAP(n) (0x0400 + (n << 2)) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define KS2_UART0_BASE 0x02530c00 151*4882a593Smuzhiyun #define KS2_UART1_BASE 0x02531000 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* Boot Config */ 154*4882a593Smuzhiyun #define KS2_DEVICE_STATE_CTRL_BASE 0x02620000 155*4882a593Smuzhiyun #define KS2_JTAG_ID_REG (KS2_DEVICE_STATE_CTRL_BASE + 0x18) 156*4882a593Smuzhiyun #define KS2_DEVSTAT (KS2_DEVICE_STATE_CTRL_BASE + 0x20) 157*4882a593Smuzhiyun #define KS2_DEVCFG (KS2_DEVICE_STATE_CTRL_BASE + 0x14c) 158*4882a593Smuzhiyun #define KS2_ETHERNET_CFG (KS2_DEVICE_STATE_CTRL_BASE + 0xe20) 159*4882a593Smuzhiyun #define KS2_ETHERNET_RGMII 2 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* PSC */ 162*4882a593Smuzhiyun #define KS2_PSC_BASE 0x02350000 163*4882a593Smuzhiyun #define KS2_LPSC_GEM_0 15 164*4882a593Smuzhiyun #define KS2_LPSC_TETRIS 52 165*4882a593Smuzhiyun #define KS2_TETRIS_PWR_DOMAIN 31 166*4882a593Smuzhiyun #define KS2_GEM_0_PWR_DOMAIN 8 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* Chip configuration unlock codes and registers */ 169*4882a593Smuzhiyun #define KS2_KICK0 (KS2_DEVICE_STATE_CTRL_BASE + 0x38) 170*4882a593Smuzhiyun #define KS2_KICK1 (KS2_DEVICE_STATE_CTRL_BASE + 0x3c) 171*4882a593Smuzhiyun #define KS2_KICK0_MAGIC 0x83e70b13 172*4882a593Smuzhiyun #define KS2_KICK1_MAGIC 0x95a4f1e0 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* PLL control registers */ 175*4882a593Smuzhiyun #define KS2_MAINPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x350) 176*4882a593Smuzhiyun #define KS2_MAINPLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x354) 177*4882a593Smuzhiyun #define KS2_PASSPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x358) 178*4882a593Smuzhiyun #define KS2_PASSPLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x35C) 179*4882a593Smuzhiyun #define KS2_DDR3APLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x360) 180*4882a593Smuzhiyun #define KS2_DDR3APLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x364) 181*4882a593Smuzhiyun #define KS2_DDR3BPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x368) 182*4882a593Smuzhiyun #define KS2_DDR3BPLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x36C) 183*4882a593Smuzhiyun #define KS2_ARMPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x370) 184*4882a593Smuzhiyun #define KS2_ARMPLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x374) 185*4882a593Smuzhiyun #define KS2_UARTPLLCTL0 (KS2_DEVICE_STATE_CTRL_BASE + 0x390) 186*4882a593Smuzhiyun #define KS2_UARTPLLCTL1 (KS2_DEVICE_STATE_CTRL_BASE + 0x394) 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define KS2_PLL_CNTRL_BASE 0x02310000 189*4882a593Smuzhiyun #define KS2_CLOCK_BASE KS2_PLL_CNTRL_BASE 190*4882a593Smuzhiyun #define KS2_RSTCTRL_RSTYPE (KS2_PLL_CNTRL_BASE + 0xe4) 191*4882a593Smuzhiyun #define KS2_RSTCTRL (KS2_PLL_CNTRL_BASE + 0xe8) 192*4882a593Smuzhiyun #define KS2_RSTCTRL_RSCFG (KS2_PLL_CNTRL_BASE + 0xec) 193*4882a593Smuzhiyun #define KS2_RSTCTRL_KEY 0x5a69 194*4882a593Smuzhiyun #define KS2_RSTCTRL_MASK 0xffff0000 195*4882a593Smuzhiyun #define KS2_RSTCTRL_SWRST 0xfffe0000 196*4882a593Smuzhiyun #define KS2_RSTYPE_PLL_SOFT BIT(13) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* SPI */ 199*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2G 200*4882a593Smuzhiyun #define KS2_SPI0_BASE 0x21805400 201*4882a593Smuzhiyun #define KS2_SPI1_BASE 0x21805800 202*4882a593Smuzhiyun #define KS2_SPI2_BASE 0x21805c00 203*4882a593Smuzhiyun #define KS2_SPI3_BASE 0x21806000 204*4882a593Smuzhiyun #else 205*4882a593Smuzhiyun #define KS2_SPI0_BASE 0x21000400 206*4882a593Smuzhiyun #define KS2_SPI1_BASE 0x21000600 207*4882a593Smuzhiyun #define KS2_SPI2_BASE 0x21000800 208*4882a593Smuzhiyun #define KS2_SPI_BASE KS2_SPI0_BASE 209*4882a593Smuzhiyun #endif 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* AEMIF */ 212*4882a593Smuzhiyun #define KS2_AEMIF_CNTRL_BASE 0x21000a00 213*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_CNTRL_BASE KS2_AEMIF_CNTRL_BASE 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* Flag from ks2_debug options to check if DSPs need to stay ON */ 216*4882a593Smuzhiyun #define DBG_LEAVE_DSPS_ON 0x1 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* MSMC control */ 219*4882a593Smuzhiyun #define KS2_MSMC_CTRL_BASE 0x0bc00000 220*4882a593Smuzhiyun #define KS2_MSMC_DATA_BASE 0x0c000000 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /* KS2 Generic Privilege ID Settings for MSMC2 */ 223*4882a593Smuzhiyun #define KS2_MSMC_SEGMENT_C6X_0 0 224*4882a593Smuzhiyun #define KS2_MSMC_SEGMENT_C6X_1 1 225*4882a593Smuzhiyun #define KS2_MSMC_SEGMENT_C6X_2 2 226*4882a593Smuzhiyun #define KS2_MSMC_SEGMENT_C6X_3 3 227*4882a593Smuzhiyun #define KS2_MSMC_SEGMENT_C6X_4 4 228*4882a593Smuzhiyun #define KS2_MSMC_SEGMENT_C6X_5 5 229*4882a593Smuzhiyun #define KS2_MSMC_SEGMENT_C6X_6 6 230*4882a593Smuzhiyun #define KS2_MSMC_SEGMENT_C6X_7 7 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define KS2_MSMC_SEGMENT_DEBUG 12 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* KS2 HK/L/E MSMC PRIVIDs for MSMC2 */ 235*4882a593Smuzhiyun #define K2HKLE_MSMC_SEGMENT_ARM 8 236*4882a593Smuzhiyun #define K2HKLE_MSMC_SEGMENT_NETCP 9 237*4882a593Smuzhiyun #define K2HKLE_MSMC_SEGMENT_QM_PDSP 10 238*4882a593Smuzhiyun #define K2HKLE_MSMC_SEGMENT_PCIE0 11 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* K2HK specific Privilege ID Settings */ 241*4882a593Smuzhiyun #define K2HKE_MSMC_SEGMENT_HYPERLINK 14 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* K2L specific Privilege ID Settings */ 244*4882a593Smuzhiyun #define K2L_MSMC_SEGMENT_PCIE1 14 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* K2E specific Privilege ID Settings */ 247*4882a593Smuzhiyun #define K2E_MSMC_SEGMENT_PCIE1 13 248*4882a593Smuzhiyun #define K2E_MSMC_SEGMENT_TSIP 15 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* K2G specific Privilege ID Settings */ 251*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_ARM 1 252*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_ICSS0 2 253*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_ICSS1 3 254*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_NSS 4 255*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_PCIE 5 256*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_USB 6 257*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_MLB 8 258*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_PMMC 9 259*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_DSS 10 260*4882a593Smuzhiyun #define K2G_MSMC_SEGMENT_MMC 11 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* MSMC segment size shift bits */ 263*4882a593Smuzhiyun #define KS2_MSMC_SEG_SIZE_SHIFT 12 264*4882a593Smuzhiyun #define KS2_MSMC_MAP_SEG_NUM (2 << (30 - KS2_MSMC_SEG_SIZE_SHIFT)) 265*4882a593Smuzhiyun #define KS2_MSMC_DST_SEG_BASE (CONFIG_SYS_LPAE_SDRAM_BASE >> \ 266*4882a593Smuzhiyun KS2_MSMC_SEG_SIZE_SHIFT) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* Device speed */ 269*4882a593Smuzhiyun #define KS2_REV1_DEVSPEED (KS2_DEVICE_STATE_CTRL_BASE + 0xc98) 270*4882a593Smuzhiyun #define KS2_EFUSE_BOOTROM (KS2_DEVICE_STATE_CTRL_BASE + 0xc90) 271*4882a593Smuzhiyun #define KS2_MISC_CTRL (KS2_DEVICE_STATE_CTRL_BASE + 0xc7c) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* Queue manager */ 274*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2G 275*4882a593Smuzhiyun #define KS2_QM_BASE_ADDRESS 0x040C0000 276*4882a593Smuzhiyun #define KS2_QM_CONF_BASE 0x04040000 277*4882a593Smuzhiyun #define KS2_QM_DESC_SETUP_BASE 0x04080000 278*4882a593Smuzhiyun #define KS2_QM_STATUS_RAM_BASE 0x0 /* K2G doesn't have it */ 279*4882a593Smuzhiyun #define KS2_QM_INTD_CONF_BASE 0x0 280*4882a593Smuzhiyun #define KS2_QM_PDSP1_CMD_BASE 0x0 281*4882a593Smuzhiyun #define KS2_QM_PDSP1_CTRL_BASE 0x0 282*4882a593Smuzhiyun #define KS2_QM_PDSP1_IRAM_BASE 0x0 283*4882a593Smuzhiyun #define KS2_QM_MANAGER_QUEUES_BASE 0x040c0000 284*4882a593Smuzhiyun #define KS2_QM_MANAGER_Q_PROXY_BASE 0x04040200 285*4882a593Smuzhiyun #define KS2_QM_QUEUE_STATUS_BASE 0x04100000 286*4882a593Smuzhiyun #define KS2_QM_LINK_RAM_BASE 0x04020000 287*4882a593Smuzhiyun #define KS2_QM_REGION_NUM 8 288*4882a593Smuzhiyun #define KS2_QM_QPOOL_NUM 112 289*4882a593Smuzhiyun #else 290*4882a593Smuzhiyun #define KS2_QM_BASE_ADDRESS 0x23a80000 291*4882a593Smuzhiyun #define KS2_QM_CONF_BASE 0x02a02000 292*4882a593Smuzhiyun #define KS2_QM_DESC_SETUP_BASE 0x02a03000 293*4882a593Smuzhiyun #define KS2_QM_STATUS_RAM_BASE 0x02a06000 294*4882a593Smuzhiyun #define KS2_QM_INTD_CONF_BASE 0x02a0c000 295*4882a593Smuzhiyun #define KS2_QM_PDSP1_CMD_BASE 0x02a20000 296*4882a593Smuzhiyun #define KS2_QM_PDSP1_CTRL_BASE 0x02a0f000 297*4882a593Smuzhiyun #define KS2_QM_PDSP1_IRAM_BASE 0x02a10000 298*4882a593Smuzhiyun #define KS2_QM_MANAGER_QUEUES_BASE 0x02a80000 299*4882a593Smuzhiyun #define KS2_QM_MANAGER_Q_PROXY_BASE 0x02ac0000 300*4882a593Smuzhiyun #define KS2_QM_QUEUE_STATUS_BASE 0x02a40000 301*4882a593Smuzhiyun #define KS2_QM_LINK_RAM_BASE 0x00100000 302*4882a593Smuzhiyun #define KS2_QM_REGION_NUM 64 303*4882a593Smuzhiyun #define KS2_QM_QPOOL_NUM 4000 304*4882a593Smuzhiyun #endif 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* USB */ 307*4882a593Smuzhiyun #define KS2_USB_SS_BASE 0x02680000 308*4882a593Smuzhiyun #define KS2_USB_HOST_XHCI_BASE (KS2_USB_SS_BASE + 0x10000) 309*4882a593Smuzhiyun #define KS2_DEV_USB_PHY_BASE 0x02620738 310*4882a593Smuzhiyun #define KS2_USB_PHY_CFG_BASE 0x02630000 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #define KS2_MAC_ID_BASE_ADDR (KS2_DEVICE_STATE_CTRL_BASE + 0x110) 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun /* SGMII SerDes */ 315*4882a593Smuzhiyun #define KS2_SGMII_SERDES_BASE 0x0232a000 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* JTAG ID register */ 318*4882a593Smuzhiyun #define JTAGID_VARIANT_SHIFT 28 319*4882a593Smuzhiyun #define JTAGID_VARIANT_MASK (0xf << 28) 320*4882a593Smuzhiyun #define JTAGID_PART_NUM_SHIFT 12 321*4882a593Smuzhiyun #define JTAGID_PART_NUM_MASK (0xffff << 12) 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun /* PART NUMBER definitions */ 324*4882a593Smuzhiyun #define CPU_66AK2Hx 0xb981 325*4882a593Smuzhiyun #define CPU_66AK2Ex 0xb9a6 326*4882a593Smuzhiyun #define CPU_66AK2Lx 0xb9a7 327*4882a593Smuzhiyun #define CPU_66AK2Gx 0xbb06 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun /* DEVSPEED register */ 330*4882a593Smuzhiyun #define DEVSPEED_DEVSPEED_SHIFT 16 331*4882a593Smuzhiyun #define DEVSPEED_DEVSPEED_MASK (0xfff << 16) 332*4882a593Smuzhiyun #define DEVSPEED_ARMSPEED_SHIFT 0 333*4882a593Smuzhiyun #define DEVSPEED_ARMSPEED_MASK 0xfff 334*4882a593Smuzhiyun #define DEVSPEED_NUMSPDS 12 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2HK 337*4882a593Smuzhiyun #include <asm/arch/hardware-k2hk.h> 338*4882a593Smuzhiyun #endif 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2E 341*4882a593Smuzhiyun #include <asm/arch/hardware-k2e.h> 342*4882a593Smuzhiyun #endif 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2L 345*4882a593Smuzhiyun #include <asm/arch/hardware-k2l.h> 346*4882a593Smuzhiyun #endif 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2G 349*4882a593Smuzhiyun #include <asm/arch/hardware-k2g.h> 350*4882a593Smuzhiyun #endif 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 353*4882a593Smuzhiyun get_part_number(void)354*4882a593Smuzhiyunstatic inline u16 get_part_number(void) 355*4882a593Smuzhiyun { 356*4882a593Smuzhiyun u32 jtag_id = __raw_readl(KS2_JTAG_ID_REG); 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun return (jtag_id & JTAGID_PART_NUM_MASK) >> JTAGID_PART_NUM_SHIFT; 359*4882a593Smuzhiyun } 360*4882a593Smuzhiyun cpu_is_k2hk(void)361*4882a593Smuzhiyunstatic inline u8 cpu_is_k2hk(void) 362*4882a593Smuzhiyun { 363*4882a593Smuzhiyun return get_part_number() == CPU_66AK2Hx; 364*4882a593Smuzhiyun } 365*4882a593Smuzhiyun cpu_is_k2e(void)366*4882a593Smuzhiyunstatic inline u8 cpu_is_k2e(void) 367*4882a593Smuzhiyun { 368*4882a593Smuzhiyun return get_part_number() == CPU_66AK2Ex; 369*4882a593Smuzhiyun } 370*4882a593Smuzhiyun cpu_is_k2l(void)371*4882a593Smuzhiyunstatic inline u8 cpu_is_k2l(void) 372*4882a593Smuzhiyun { 373*4882a593Smuzhiyun return get_part_number() == CPU_66AK2Lx; 374*4882a593Smuzhiyun } 375*4882a593Smuzhiyun cpu_is_k2g(void)376*4882a593Smuzhiyunstatic inline u8 cpu_is_k2g(void) 377*4882a593Smuzhiyun { 378*4882a593Smuzhiyun return get_part_number() == CPU_66AK2Gx; 379*4882a593Smuzhiyun } 380*4882a593Smuzhiyun cpu_revision(void)381*4882a593Smuzhiyunstatic inline u8 cpu_revision(void) 382*4882a593Smuzhiyun { 383*4882a593Smuzhiyun u32 jtag_id = __raw_readl(KS2_JTAG_ID_REG); 384*4882a593Smuzhiyun u8 rev = (jtag_id & JTAGID_VARIANT_MASK) >> JTAGID_VARIANT_SHIFT; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun return rev; 387*4882a593Smuzhiyun } 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun int cpu_to_bus(u32 *ptr, u32 length); 390*4882a593Smuzhiyun void sdelay(unsigned long); 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #endif 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #endif /* __ASM_ARCH_HARDWARE_H */ 395