xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-keystone/include/mach/clock-k2l.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * K2L: Clock management APIs
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2012-2014
5*4882a593Smuzhiyun  *     Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __ASM_ARCH_CLOCK_K2L_H
11*4882a593Smuzhiyun #define __ASM_ARCH_CLOCK_K2L_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define PLLSET_CMD_LIST	"<pa|arm|ddr3>"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define KS2_CLK1_6	sys_clk0_6_clk
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define CORE_PLL_799	{CORE_PLL, 13, 1, 2}
18*4882a593Smuzhiyun #define CORE_PLL_983	{CORE_PLL, 16, 1, 2}
19*4882a593Smuzhiyun #define CORE_PLL_1000	{CORE_PLL, 114, 7, 2}
20*4882a593Smuzhiyun #define CORE_PLL_1167	{CORE_PLL, 19, 1, 2}
21*4882a593Smuzhiyun #define CORE_PLL_1198	{CORE_PLL, 39, 2, 2}
22*4882a593Smuzhiyun #define CORE_PLL_1228	{CORE_PLL, 20, 1, 2}
23*4882a593Smuzhiyun #define PASS_PLL_1228	{PASS_PLL, 20, 1, 2}
24*4882a593Smuzhiyun #define PASS_PLL_983	{PASS_PLL, 16, 1, 2}
25*4882a593Smuzhiyun #define PASS_PLL_1050	{PASS_PLL, 205, 12, 2}
26*4882a593Smuzhiyun #define TETRIS_PLL_491	{TETRIS_PLL, 8, 1, 2}
27*4882a593Smuzhiyun #define TETRIS_PLL_737	{TETRIS_PLL, 12, 1, 2}
28*4882a593Smuzhiyun #define TETRIS_PLL_799	{TETRIS_PLL, 13, 1, 2}
29*4882a593Smuzhiyun #define TETRIS_PLL_983	{TETRIS_PLL, 16, 1, 2}
30*4882a593Smuzhiyun #define TETRIS_PLL_1000	{TETRIS_PLL, 114, 7, 2}
31*4882a593Smuzhiyun #define TETRIS_PLL_1167	{TETRIS_PLL, 19, 1, 2}
32*4882a593Smuzhiyun #define TETRIS_PLL_1198	{TETRIS_PLL, 39, 2, 2}
33*4882a593Smuzhiyun #define TETRIS_PLL_1228	{TETRIS_PLL, 20, 1, 2}
34*4882a593Smuzhiyun #define TETRIS_PLL_1352	{TETRIS_PLL, 22, 1, 2}
35*4882a593Smuzhiyun #define TETRIS_PLL_1401	{TETRIS_PLL, 114, 5, 2}
36*4882a593Smuzhiyun #define DDR3_PLL_200	{DDR3_PLL, 4, 1, 2}
37*4882a593Smuzhiyun #define DDR3_PLL_400	{DDR3_PLL, 16, 1, 4}
38*4882a593Smuzhiyun #define DDR3_PLL_800	{DDR3_PLL, 16, 1, 2}
39*4882a593Smuzhiyun #define DDR3_PLL_333	{DDR3_PLL, 20, 1, 6}
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* k2l DEV supports 800, 1000, 1200 MHz */
42*4882a593Smuzhiyun #define DEV_SUPPORTED_SPEEDS	0x383
43*4882a593Smuzhiyun /* k2l ARM supportd 800, 1000, 1200, 1350, 1400 MHz */
44*4882a593Smuzhiyun #define ARM_SUPPORTED_SPEEDS	0x3ef
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #endif
47