1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Keystone2: DDR3 SPD configuration
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2015-2016 Texas Instruments Incorporated, <www.ti.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <i2c.h>
12*4882a593Smuzhiyun #include <ddr_spd.h>
13*4882a593Smuzhiyun #include <asm/arch/ddr3.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define DUMP_DDR_CONFIG 0 /* set to 1 to debug */
17*4882a593Smuzhiyun #define debug_ddr_cfg(fmt, args...) \
18*4882a593Smuzhiyun debug_cond(DUMP_DDR_CONFIG, fmt, ##args)
19*4882a593Smuzhiyun
dump_phy_config(struct ddr3_phy_config * ptr)20*4882a593Smuzhiyun static void dump_phy_config(struct ddr3_phy_config *ptr)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun debug_ddr_cfg("\npllcr 0x%08X\n", ptr->pllcr);
23*4882a593Smuzhiyun debug_ddr_cfg("pgcr1_mask 0x%08X\n", ptr->pgcr1_mask);
24*4882a593Smuzhiyun debug_ddr_cfg("pgcr1_val 0x%08X\n", ptr->pgcr1_val);
25*4882a593Smuzhiyun debug_ddr_cfg("ptr0 0x%08X\n", ptr->ptr0);
26*4882a593Smuzhiyun debug_ddr_cfg("ptr1 0x%08X\n", ptr->ptr1);
27*4882a593Smuzhiyun debug_ddr_cfg("ptr2 0x%08X\n", ptr->ptr2);
28*4882a593Smuzhiyun debug_ddr_cfg("ptr3 0x%08X\n", ptr->ptr3);
29*4882a593Smuzhiyun debug_ddr_cfg("ptr4 0x%08X\n", ptr->ptr4);
30*4882a593Smuzhiyun debug_ddr_cfg("dcr_mask 0x%08X\n", ptr->dcr_mask);
31*4882a593Smuzhiyun debug_ddr_cfg("dcr_val 0x%08X\n", ptr->dcr_val);
32*4882a593Smuzhiyun debug_ddr_cfg("dtpr0 0x%08X\n", ptr->dtpr0);
33*4882a593Smuzhiyun debug_ddr_cfg("dtpr1 0x%08X\n", ptr->dtpr1);
34*4882a593Smuzhiyun debug_ddr_cfg("dtpr2 0x%08X\n", ptr->dtpr2);
35*4882a593Smuzhiyun debug_ddr_cfg("mr0 0x%08X\n", ptr->mr0);
36*4882a593Smuzhiyun debug_ddr_cfg("mr1 0x%08X\n", ptr->mr1);
37*4882a593Smuzhiyun debug_ddr_cfg("mr2 0x%08X\n", ptr->mr2);
38*4882a593Smuzhiyun debug_ddr_cfg("dtcr 0x%08X\n", ptr->dtcr);
39*4882a593Smuzhiyun debug_ddr_cfg("pgcr2 0x%08X\n", ptr->pgcr2);
40*4882a593Smuzhiyun debug_ddr_cfg("zq0cr1 0x%08X\n", ptr->zq0cr1);
41*4882a593Smuzhiyun debug_ddr_cfg("zq1cr1 0x%08X\n", ptr->zq1cr1);
42*4882a593Smuzhiyun debug_ddr_cfg("zq2cr1 0x%08X\n", ptr->zq2cr1);
43*4882a593Smuzhiyun debug_ddr_cfg("pir_v1 0x%08X\n", ptr->pir_v1);
44*4882a593Smuzhiyun debug_ddr_cfg("pir_v2 0x%08X\n\n", ptr->pir_v2);
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
dump_emif_config(struct ddr3_emif_config * ptr)47*4882a593Smuzhiyun static void dump_emif_config(struct ddr3_emif_config *ptr)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun debug_ddr_cfg("\nsdcfg 0x%08X\n", ptr->sdcfg);
50*4882a593Smuzhiyun debug_ddr_cfg("sdtim1 0x%08X\n", ptr->sdtim1);
51*4882a593Smuzhiyun debug_ddr_cfg("sdtim2 0x%08X\n", ptr->sdtim2);
52*4882a593Smuzhiyun debug_ddr_cfg("sdtim3 0x%08X\n", ptr->sdtim3);
53*4882a593Smuzhiyun debug_ddr_cfg("sdtim4 0x%08X\n", ptr->sdtim4);
54*4882a593Smuzhiyun debug_ddr_cfg("zqcfg 0x%08X\n", ptr->zqcfg);
55*4882a593Smuzhiyun debug_ddr_cfg("sdrfc 0x%08X\n\n", ptr->sdrfc);
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define TEMP NORMAL_TEMP
59*4882a593Smuzhiyun #define VBUS_CLKPERIOD 1.875 /* Corresponds to vbus=533MHz, */
60*4882a593Smuzhiyun #define PLLGS_VAL (4000.0 / VBUS_CLKPERIOD) /* 4 us */
61*4882a593Smuzhiyun #define PLLPD_VAL (1000.0 / VBUS_CLKPERIOD) /* 1 us */
62*4882a593Smuzhiyun #define PLLLOCK_VAL (100000.0 / VBUS_CLKPERIOD) /* 100 us */
63*4882a593Smuzhiyun #define PLLRST_VAL (9000.0 / VBUS_CLKPERIOD) /* 9 us */
64*4882a593Smuzhiyun #define PHYRST_VAL 0x10
65*4882a593Smuzhiyun #define DDR_TERM RZQ_4_TERM
66*4882a593Smuzhiyun #define SDRAM_DRIVE RZQ_7_IMP
67*4882a593Smuzhiyun #define DYN_ODT ODT_DISABLE
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun enum srt {
70*4882a593Smuzhiyun NORMAL_TEMP,
71*4882a593Smuzhiyun EXTENDED_TEMP
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun enum out_impedance {
75*4882a593Smuzhiyun RZQ_6_IMP = 0,
76*4882a593Smuzhiyun RZQ_7_IMP
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun enum die_term {
80*4882a593Smuzhiyun ODT_DISABLE = 0,
81*4882a593Smuzhiyun RZQ_4_TERM,
82*4882a593Smuzhiyun RZQ_2_TERM,
83*4882a593Smuzhiyun RZQ_6_TERM,
84*4882a593Smuzhiyun RZQ_12_TERM,
85*4882a593Smuzhiyun RZQ_8_TERM
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct ddr3_sodimm {
89*4882a593Smuzhiyun u32 t_ck;
90*4882a593Smuzhiyun u32 freqsel;
91*4882a593Smuzhiyun u32 t_xp;
92*4882a593Smuzhiyun u32 t_cke;
93*4882a593Smuzhiyun u32 t_pllpd;
94*4882a593Smuzhiyun u32 t_pllgs;
95*4882a593Smuzhiyun u32 t_phyrst;
96*4882a593Smuzhiyun u32 t_plllock;
97*4882a593Smuzhiyun u32 t_pllrst;
98*4882a593Smuzhiyun u32 t_rfc;
99*4882a593Smuzhiyun u32 t_xs;
100*4882a593Smuzhiyun u32 t_dinit0;
101*4882a593Smuzhiyun u32 t_dinit1;
102*4882a593Smuzhiyun u32 t_dinit2;
103*4882a593Smuzhiyun u32 t_dinit3;
104*4882a593Smuzhiyun u32 t_rtp;
105*4882a593Smuzhiyun u32 t_wtr;
106*4882a593Smuzhiyun u32 t_rp;
107*4882a593Smuzhiyun u32 t_rcd;
108*4882a593Smuzhiyun u32 t_ras;
109*4882a593Smuzhiyun u32 t_rrd;
110*4882a593Smuzhiyun u32 t_rc;
111*4882a593Smuzhiyun u32 t_faw;
112*4882a593Smuzhiyun u32 t_mrd;
113*4882a593Smuzhiyun u32 t_mod;
114*4882a593Smuzhiyun u32 t_wlo;
115*4882a593Smuzhiyun u32 t_wlmrd;
116*4882a593Smuzhiyun u32 t_xsdll;
117*4882a593Smuzhiyun u32 t_xpdll;
118*4882a593Smuzhiyun u32 t_ckesr;
119*4882a593Smuzhiyun u32 t_dllk;
120*4882a593Smuzhiyun u32 t_wr;
121*4882a593Smuzhiyun u32 t_wr_bin;
122*4882a593Smuzhiyun u32 cas;
123*4882a593Smuzhiyun u32 cwl;
124*4882a593Smuzhiyun u32 asr;
125*4882a593Smuzhiyun u32 pasr;
126*4882a593Smuzhiyun u32 t_refprd;
127*4882a593Smuzhiyun u8 sdram_type;
128*4882a593Smuzhiyun u8 ibank;
129*4882a593Smuzhiyun u8 pagesize;
130*4882a593Smuzhiyun u8 t_rrd2;
131*4882a593Smuzhiyun u8 t_ras_max;
132*4882a593Smuzhiyun u8 t_zqcs;
133*4882a593Smuzhiyun u32 refresh_rate;
134*4882a593Smuzhiyun u8 t_csta;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun u8 rank;
137*4882a593Smuzhiyun u8 mirrored;
138*4882a593Smuzhiyun u8 buswidth;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
cas_latancy(u16 temp)141*4882a593Smuzhiyun static u8 cas_latancy(u16 temp)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun int loop;
144*4882a593Smuzhiyun u8 cas_bin = 0;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun for (loop = 0; loop < 32; loop += 2, temp >>= 1) {
147*4882a593Smuzhiyun if (temp & 0x0001)
148*4882a593Smuzhiyun cas_bin = (loop > 15) ? loop - 15 : loop;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return cas_bin;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
ddr3_get_size_in_mb(ddr3_spd_eeprom_t * buf)154*4882a593Smuzhiyun static int ddr3_get_size_in_mb(ddr3_spd_eeprom_t *buf)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun return (((buf->organization & 0x38) >> 3) + 1) *
157*4882a593Smuzhiyun (256 << (buf->density_banks & 0xf));
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
ddrtimingcalculation(ddr3_spd_eeprom_t * buf,struct ddr3_sodimm * spd,struct ddr3_spd_cb * spd_cb)160*4882a593Smuzhiyun static int ddrtimingcalculation(ddr3_spd_eeprom_t *buf, struct ddr3_sodimm *spd,
161*4882a593Smuzhiyun struct ddr3_spd_cb *spd_cb)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun u32 mtb, clk_freq;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if ((buf->mem_type != 0x0b) ||
166*4882a593Smuzhiyun ((buf->density_banks & 0x70) != 0x00))
167*4882a593Smuzhiyun return 1;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun spd->sdram_type = 0x03;
170*4882a593Smuzhiyun spd->ibank = 0x03;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun mtb = buf->mtb_dividend * 1000 / buf->mtb_divisor;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun spd->t_ck = buf->tck_min * mtb;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun spd_cb->ddrspdclock = 2000000 / spd->t_ck;
177*4882a593Smuzhiyun clk_freq = spd_cb->ddrspdclock / 2;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun spd->rank = ((buf->organization & 0x38) >> 3) + 1;
180*4882a593Smuzhiyun if (spd->rank > 2)
181*4882a593Smuzhiyun return 1;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun spd->pagesize = (buf->addressing & 0x07) + 1;
184*4882a593Smuzhiyun if (spd->pagesize > 3)
185*4882a593Smuzhiyun return 1;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun spd->buswidth = 8 << (buf->bus_width & 0x7);
188*4882a593Smuzhiyun if ((spd->buswidth < 16) || (spd->buswidth > 64))
189*4882a593Smuzhiyun return 1;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun spd->mirrored = buf->mod_section.unbuffered.addr_mapping & 1;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun printf("DDR3A Speed will be configured for %d Operation.\n",
194*4882a593Smuzhiyun spd_cb->ddrspdclock);
195*4882a593Smuzhiyun if (spd_cb->ddrspdclock == 1333) {
196*4882a593Smuzhiyun spd->t_xp = ((3 * spd->t_ck) > 6000) ?
197*4882a593Smuzhiyun 3 : ((5999 / spd->t_ck) + 1);
198*4882a593Smuzhiyun spd->t_cke = ((3 * spd->t_ck) > 5625) ?
199*4882a593Smuzhiyun 3 : ((5624 / spd->t_ck) + 1);
200*4882a593Smuzhiyun } else if (spd_cb->ddrspdclock == 1600) {
201*4882a593Smuzhiyun spd->t_xp = ((3 * spd->t_ck) > 6000) ?
202*4882a593Smuzhiyun 3 : ((5999 / spd->t_ck) + 1);
203*4882a593Smuzhiyun spd->t_cke = ((3 * spd->t_ck) > 5000) ?
204*4882a593Smuzhiyun 3 : ((4999 / spd->t_ck) + 1);
205*4882a593Smuzhiyun } else {
206*4882a593Smuzhiyun printf("Unsupported DDR3 speed %d\n", spd_cb->ddrspdclock);
207*4882a593Smuzhiyun return 1;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun spd->t_xpdll = (spd->t_ck > 2400) ? 10 : 24000 / spd->t_ck;
211*4882a593Smuzhiyun spd->t_ckesr = spd->t_cke + 1;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* SPD Calculated Values */
214*4882a593Smuzhiyun spd->cas = cas_latancy((buf->caslat_msb << 8) |
215*4882a593Smuzhiyun buf->caslat_lsb);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun spd->t_wr = (buf->twr_min * mtb) / spd->t_ck;
218*4882a593Smuzhiyun spd->t_wr_bin = (spd->t_wr / 2) & 0x07;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun spd->t_rcd = ((buf->trcd_min * mtb) - 1) / spd->t_ck + 1;
221*4882a593Smuzhiyun spd->t_rrd = ((buf->trrd_min * mtb) - 1) / spd->t_ck + 1;
222*4882a593Smuzhiyun spd->t_rp = (((buf->trp_min * mtb) - 1) / spd->t_ck) + 1;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun spd->t_ras = (((buf->tras_trc_ext & 0x0f) << 8 | buf->tras_min_lsb) *
225*4882a593Smuzhiyun mtb) / spd->t_ck;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun spd->t_rc = (((((buf->tras_trc_ext & 0xf0) << 4) | buf->trc_min_lsb) *
228*4882a593Smuzhiyun mtb) - 1) / spd->t_ck + 1;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun spd->t_rfc = (buf->trfc_min_lsb | (buf->trfc_min_msb << 8)) * mtb /
231*4882a593Smuzhiyun 1000;
232*4882a593Smuzhiyun spd->t_wtr = (buf->twtr_min * mtb) / spd->t_ck;
233*4882a593Smuzhiyun spd->t_rtp = (buf->trtp_min * mtb) / spd->t_ck;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun spd->t_xs = (((spd->t_rfc + 10) * 1000) / spd->t_ck);
236*4882a593Smuzhiyun spd->t_rfc = ((spd->t_rfc * 1000) - 1) / spd->t_ck + 1;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun spd->t_faw = (((buf->tfaw_msb << 8) | buf->tfaw_min) * mtb) / spd->t_ck;
239*4882a593Smuzhiyun spd->t_rrd2 = ((((buf->tfaw_msb << 8) |
240*4882a593Smuzhiyun buf->tfaw_min) * mtb) / (4 * spd->t_ck)) - 1;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Hard-coded values */
243*4882a593Smuzhiyun spd->t_mrd = 0x00;
244*4882a593Smuzhiyun spd->t_mod = 0x00;
245*4882a593Smuzhiyun spd->t_wlo = 0x0C;
246*4882a593Smuzhiyun spd->t_wlmrd = 0x28;
247*4882a593Smuzhiyun spd->t_xsdll = 0x200;
248*4882a593Smuzhiyun spd->t_ras_max = 0x0F;
249*4882a593Smuzhiyun spd->t_csta = 0x05;
250*4882a593Smuzhiyun spd->t_dllk = 0x200;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* CAS Write Latency */
253*4882a593Smuzhiyun if (spd->t_ck >= 2500)
254*4882a593Smuzhiyun spd->cwl = 0;
255*4882a593Smuzhiyun else if (spd->t_ck >= 1875)
256*4882a593Smuzhiyun spd->cwl = 1;
257*4882a593Smuzhiyun else if (spd->t_ck >= 1500)
258*4882a593Smuzhiyun spd->cwl = 2;
259*4882a593Smuzhiyun else if (spd->t_ck >= 1250)
260*4882a593Smuzhiyun spd->cwl = 3;
261*4882a593Smuzhiyun else if (spd->t_ck >= 1071)
262*4882a593Smuzhiyun spd->cwl = 4;
263*4882a593Smuzhiyun else
264*4882a593Smuzhiyun spd->cwl = 5;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* SD:RAM Thermal and Refresh Options */
267*4882a593Smuzhiyun spd->asr = (buf->therm_ref_opt & 0x04) >> 2;
268*4882a593Smuzhiyun spd->pasr = (buf->therm_ref_opt & 0x80) >> 7;
269*4882a593Smuzhiyun spd->t_zqcs = 64;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun spd->t_refprd = (TEMP == NORMAL_TEMP) ? 7812500 : 3906250;
272*4882a593Smuzhiyun spd->t_refprd = spd->t_refprd / spd->t_ck;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun spd->refresh_rate = spd->t_refprd;
275*4882a593Smuzhiyun spd->t_refprd = spd->t_refprd * 5;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Set MISC PHY space registers fields */
278*4882a593Smuzhiyun if ((clk_freq / 2) >= 166 && (clk_freq / 2 < 275))
279*4882a593Smuzhiyun spd->freqsel = 0x03;
280*4882a593Smuzhiyun else if ((clk_freq / 2) > 225 && (clk_freq / 2 < 385))
281*4882a593Smuzhiyun spd->freqsel = 0x01;
282*4882a593Smuzhiyun else if ((clk_freq / 2) > 335 && (clk_freq / 2 < 534))
283*4882a593Smuzhiyun spd->freqsel = 0x00;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun spd->t_dinit0 = 500000000 / spd->t_ck; /* CKE low time 500 us */
286*4882a593Smuzhiyun spd->t_dinit1 = spd->t_xs;
287*4882a593Smuzhiyun spd->t_dinit2 = 200000000 / spd->t_ck; /* Reset low time 200 us */
288*4882a593Smuzhiyun /* Time from ZQ initialization command to first command (1 us) */
289*4882a593Smuzhiyun spd->t_dinit3 = 1000000 / spd->t_ck;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun spd->t_pllgs = PLLGS_VAL + 1;
292*4882a593Smuzhiyun spd->t_pllpd = PLLPD_VAL + 1;
293*4882a593Smuzhiyun spd->t_plllock = PLLLOCK_VAL + 1;
294*4882a593Smuzhiyun spd->t_pllrst = PLLRST_VAL;
295*4882a593Smuzhiyun spd->t_phyrst = PHYRST_VAL;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun spd_cb->ddr_size_gbyte = ddr3_get_size_in_mb(buf) / 1024;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
init_ddr3param(struct ddr3_spd_cb * spd_cb,struct ddr3_sodimm * spd)302*4882a593Smuzhiyun static void init_ddr3param(struct ddr3_spd_cb *spd_cb,
303*4882a593Smuzhiyun struct ddr3_sodimm *spd)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun spd_cb->phy_cfg.pllcr = (spd->freqsel & 3) << 18 | 0xE << 13;
306*4882a593Smuzhiyun spd_cb->phy_cfg.pgcr1_mask = (IODDRM_MASK | ZCKSEL_MASK);
307*4882a593Smuzhiyun spd_cb->phy_cfg.pgcr1_val = ((1 << 2) | (1 << 7) | (1 << 23));
308*4882a593Smuzhiyun spd_cb->phy_cfg.ptr0 = ((spd->t_pllpd & 0x7ff) << 21) |
309*4882a593Smuzhiyun ((spd->t_pllgs & 0x7fff) << 6) | (spd->t_phyrst & 0x3f);
310*4882a593Smuzhiyun spd_cb->phy_cfg.ptr1 = ((spd->t_plllock & 0xffff) << 16) |
311*4882a593Smuzhiyun (spd->t_pllrst & 0x1fff);
312*4882a593Smuzhiyun spd_cb->phy_cfg.ptr2 = 0;
313*4882a593Smuzhiyun spd_cb->phy_cfg.ptr3 = ((spd->t_dinit1 & 0x1ff) << 20) |
314*4882a593Smuzhiyun (spd->t_dinit0 & 0xfffff);
315*4882a593Smuzhiyun spd_cb->phy_cfg.ptr4 = ((spd->t_dinit3 & 0x3ff) << 18) |
316*4882a593Smuzhiyun (spd->t_dinit2 & 0x3ffff);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun spd_cb->phy_cfg.dcr_mask = PDQ_MASK | MPRDQ_MASK | BYTEMASK_MASK;
319*4882a593Smuzhiyun spd_cb->phy_cfg.dcr_val = 1 << 10;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (spd->mirrored) {
322*4882a593Smuzhiyun spd_cb->phy_cfg.dcr_mask |= NOSRA_MASK | UDIMM_MASK;
323*4882a593Smuzhiyun spd_cb->phy_cfg.dcr_val |= (1 << 27) | (1 << 29);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun spd_cb->phy_cfg.dtpr0 = (spd->t_rc & 0x3f) << 26 |
327*4882a593Smuzhiyun (spd->t_rrd & 0xf) << 22 |
328*4882a593Smuzhiyun (spd->t_ras & 0x3f) << 16 | (spd->t_rcd & 0xf) << 12 |
329*4882a593Smuzhiyun (spd->t_rp & 0xf) << 8 | (spd->t_wtr & 0xf) << 4 |
330*4882a593Smuzhiyun (spd->t_rtp & 0xf);
331*4882a593Smuzhiyun spd_cb->phy_cfg.dtpr1 = (spd->t_wlo & 0xf) << 26 |
332*4882a593Smuzhiyun (spd->t_wlmrd & 0x3f) << 20 | (spd->t_rfc & 0x1ff) << 11 |
333*4882a593Smuzhiyun (spd->t_faw & 0x3f) << 5 | (spd->t_mod & 0x7) << 2 |
334*4882a593Smuzhiyun (spd->t_mrd & 0x3);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun spd_cb->phy_cfg.dtpr2 = 0 << 31 | 1 << 30 | 0 << 29 |
337*4882a593Smuzhiyun (spd->t_dllk & 0x3ff) << 19 | (spd->t_ckesr & 0xf) << 15;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun spd_cb->phy_cfg.dtpr2 |= (((spd->t_xp > spd->t_xpdll) ?
340*4882a593Smuzhiyun spd->t_xp : spd->t_xpdll) &
341*4882a593Smuzhiyun 0x1f) << 10;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun spd_cb->phy_cfg.dtpr2 |= (((spd->t_xs > spd->t_xsdll) ?
344*4882a593Smuzhiyun spd->t_xs : spd->t_xsdll) &
345*4882a593Smuzhiyun 0x3ff);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun spd_cb->phy_cfg.mr0 = 1 << 12 | (spd->t_wr_bin & 0x7) << 9 | 0 << 8 |
348*4882a593Smuzhiyun 0 << 7 | ((spd->cas & 0x0E) >> 1) << 4 | 0 << 3 |
349*4882a593Smuzhiyun (spd->cas & 0x01) << 2;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun spd_cb->phy_cfg.mr1 = 0 << 12 | 0 << 11 | 0 << 7 | 0 << 3 |
352*4882a593Smuzhiyun ((DDR_TERM >> 2) & 1) << 9 | ((DDR_TERM >> 1) & 1) << 6 |
353*4882a593Smuzhiyun (DDR_TERM & 0x1) << 2 | ((SDRAM_DRIVE >> 1) & 1) << 5 |
354*4882a593Smuzhiyun (SDRAM_DRIVE & 1) << 1 | 0 << 0;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun spd_cb->phy_cfg.mr2 = DYN_ODT << 9 | TEMP << 7 | (spd->asr & 1) << 6 |
357*4882a593Smuzhiyun (spd->cwl & 7) << 3 | (spd->pasr & 7);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun spd_cb->phy_cfg.dtcr = (spd->rank == 2) ? 0x730035C7 : 0x710035C7;
360*4882a593Smuzhiyun spd_cb->phy_cfg.pgcr2 = (0xF << 20) | ((int)spd->t_refprd & 0x3ffff);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun spd_cb->phy_cfg.zq0cr1 = 0x0000005D;
363*4882a593Smuzhiyun spd_cb->phy_cfg.zq1cr1 = 0x0000005B;
364*4882a593Smuzhiyun spd_cb->phy_cfg.zq2cr1 = 0x0000005B;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun spd_cb->phy_cfg.pir_v1 = 0x00000033;
367*4882a593Smuzhiyun spd_cb->phy_cfg.pir_v2 = 0x0000FF81;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* EMIF Registers */
370*4882a593Smuzhiyun spd_cb->emif_cfg.sdcfg = spd->sdram_type << 29 | (DDR_TERM & 7) << 25 |
371*4882a593Smuzhiyun (DYN_ODT & 3) << 22 | (spd->cwl & 0x7) << 14 |
372*4882a593Smuzhiyun (spd->cas & 0xf) << 8 | (spd->ibank & 3) << 5 |
373*4882a593Smuzhiyun (spd->buswidth & 3) << 12 | (spd->pagesize & 3);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (spd->rank == 2)
376*4882a593Smuzhiyun spd_cb->emif_cfg.sdcfg |= 1 << 3;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun spd_cb->emif_cfg.sdtim1 = ((spd->t_wr - 1) & 0x1f) << 25 |
379*4882a593Smuzhiyun ((spd->t_ras - 1) & 0x7f) << 18 |
380*4882a593Smuzhiyun ((spd->t_rc - 1) & 0xff) << 10 |
381*4882a593Smuzhiyun (spd->t_rrd2 & 0x3f) << 4 |
382*4882a593Smuzhiyun ((spd->t_wtr - 1) & 0xf);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun spd_cb->emif_cfg.sdtim2 = 0x07 << 10 | ((spd->t_rp - 1) & 0x1f) << 5 |
385*4882a593Smuzhiyun ((spd->t_rcd - 1) & 0x1f);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun spd_cb->emif_cfg.sdtim3 = ((spd->t_xp - 2) & 0xf) << 28 |
388*4882a593Smuzhiyun ((spd->t_xs - 1) & 0x3ff) << 18 |
389*4882a593Smuzhiyun ((spd->t_xsdll - 1) & 0x3ff) << 8 |
390*4882a593Smuzhiyun ((spd->t_rtp - 1) & 0xf) << 4 | ((spd->t_cke) & 0xf);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun spd_cb->emif_cfg.sdtim4 = (spd->t_csta & 0xf) << 28 |
393*4882a593Smuzhiyun ((spd->t_ckesr - 1) & 0xf) << 24 |
394*4882a593Smuzhiyun ((spd->t_zqcs - 1) & 0xff) << 16 |
395*4882a593Smuzhiyun ((spd->t_rfc - 1) & 0x3ff) << 4 |
396*4882a593Smuzhiyun (spd->t_ras_max & 0xf);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun spd_cb->emif_cfg.sdrfc = (spd->refresh_rate - 1) & 0xffff;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* TODO zqcfg value fixed ,May be required correction for K2E evm. */
401*4882a593Smuzhiyun spd_cb->emif_cfg.zqcfg = (spd->rank == 2) ? 0xF0073200 : 0x70073200;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
ddr3_read_spd(ddr3_spd_eeprom_t * spd_params)404*4882a593Smuzhiyun static int ddr3_read_spd(ddr3_spd_eeprom_t *spd_params)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun int ret;
407*4882a593Smuzhiyun int old_bus;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun i2c_init(CONFIG_SYS_DAVINCI_I2C_SPEED, CONFIG_SYS_DAVINCI_I2C_SLAVE);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun old_bus = i2c_get_bus_num();
412*4882a593Smuzhiyun i2c_set_bus_num(1);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun ret = i2c_read(0x53, 0, 1, (unsigned char *)spd_params, 256);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun i2c_set_bus_num(old_bus);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (ret) {
419*4882a593Smuzhiyun printf("Cannot read DIMM params\n");
420*4882a593Smuzhiyun return 1;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if (ddr3_spd_check(spd_params))
424*4882a593Smuzhiyun return 1;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
ddr3_get_size(void)429*4882a593Smuzhiyun int ddr3_get_size(void)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun ddr3_spd_eeprom_t spd_params;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (ddr3_read_spd(&spd_params))
434*4882a593Smuzhiyun return 0;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return ddr3_get_size_in_mb(&spd_params) / 1024;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
ddr3_get_dimm_params_from_spd(struct ddr3_spd_cb * spd_cb)439*4882a593Smuzhiyun int ddr3_get_dimm_params_from_spd(struct ddr3_spd_cb *spd_cb)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct ddr3_sodimm spd;
442*4882a593Smuzhiyun ddr3_spd_eeprom_t spd_params;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun memset(&spd, 0, sizeof(spd));
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (ddr3_read_spd(&spd_params))
447*4882a593Smuzhiyun return 1;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (ddrtimingcalculation(&spd_params, &spd, spd_cb)) {
450*4882a593Smuzhiyun printf("Timing caclulation error\n");
451*4882a593Smuzhiyun return 1;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun strncpy(spd_cb->dimm_name, (char *)spd_params.mpart, 18);
455*4882a593Smuzhiyun spd_cb->dimm_name[18] = '\0';
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun init_ddr3param(spd_cb, &spd);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun dump_emif_config(&spd_cb->emif_cfg);
460*4882a593Smuzhiyun dump_phy_config(&spd_cb->phy_cfg);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464