1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Keystone2: DDR3 initialization
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2012-2014
5*4882a593Smuzhiyun * Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/arch/msmc.h>
13*4882a593Smuzhiyun #include <asm/arch/ddr3.h>
14*4882a593Smuzhiyun #include <asm/arch/psc_defs.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/ti-common/ti-edma3.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define DDR3_EDMA_BLK_SIZE_SHIFT 10
19*4882a593Smuzhiyun #define DDR3_EDMA_BLK_SIZE (1 << DDR3_EDMA_BLK_SIZE_SHIFT)
20*4882a593Smuzhiyun #define DDR3_EDMA_BCNT 0x8000
21*4882a593Smuzhiyun #define DDR3_EDMA_CCNT 1
22*4882a593Smuzhiyun #define DDR3_EDMA_XF_SIZE (DDR3_EDMA_BLK_SIZE * DDR3_EDMA_BCNT)
23*4882a593Smuzhiyun #define DDR3_EDMA_SLOT_NUM 1
24*4882a593Smuzhiyun
ddr3_init_ddrphy(u32 base,struct ddr3_phy_config * phy_cfg)25*4882a593Smuzhiyun void ddr3_init_ddrphy(u32 base, struct ddr3_phy_config *phy_cfg)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun unsigned int tmp;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET)
30*4882a593Smuzhiyun & 0x00000001) != 0x00000001)
31*4882a593Smuzhiyun ;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun __raw_writel(phy_cfg->pllcr, base + KS2_DDRPHY_PLLCR_OFFSET);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun tmp = __raw_readl(base + KS2_DDRPHY_PGCR1_OFFSET);
36*4882a593Smuzhiyun tmp &= ~(phy_cfg->pgcr1_mask);
37*4882a593Smuzhiyun tmp |= phy_cfg->pgcr1_val;
38*4882a593Smuzhiyun __raw_writel(tmp, base + KS2_DDRPHY_PGCR1_OFFSET);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun __raw_writel(phy_cfg->ptr0, base + KS2_DDRPHY_PTR0_OFFSET);
41*4882a593Smuzhiyun __raw_writel(phy_cfg->ptr1, base + KS2_DDRPHY_PTR1_OFFSET);
42*4882a593Smuzhiyun __raw_writel(phy_cfg->ptr3, base + KS2_DDRPHY_PTR3_OFFSET);
43*4882a593Smuzhiyun __raw_writel(phy_cfg->ptr4, base + KS2_DDRPHY_PTR4_OFFSET);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun tmp = __raw_readl(base + KS2_DDRPHY_DCR_OFFSET);
46*4882a593Smuzhiyun tmp &= ~(phy_cfg->dcr_mask);
47*4882a593Smuzhiyun tmp |= phy_cfg->dcr_val;
48*4882a593Smuzhiyun __raw_writel(tmp, base + KS2_DDRPHY_DCR_OFFSET);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun __raw_writel(phy_cfg->dtpr0, base + KS2_DDRPHY_DTPR0_OFFSET);
51*4882a593Smuzhiyun __raw_writel(phy_cfg->dtpr1, base + KS2_DDRPHY_DTPR1_OFFSET);
52*4882a593Smuzhiyun __raw_writel(phy_cfg->dtpr2, base + KS2_DDRPHY_DTPR2_OFFSET);
53*4882a593Smuzhiyun __raw_writel(phy_cfg->mr0, base + KS2_DDRPHY_MR0_OFFSET);
54*4882a593Smuzhiyun __raw_writel(phy_cfg->mr1, base + KS2_DDRPHY_MR1_OFFSET);
55*4882a593Smuzhiyun __raw_writel(phy_cfg->mr2, base + KS2_DDRPHY_MR2_OFFSET);
56*4882a593Smuzhiyun __raw_writel(phy_cfg->dtcr, base + KS2_DDRPHY_DTCR_OFFSET);
57*4882a593Smuzhiyun __raw_writel(phy_cfg->pgcr2, base + KS2_DDRPHY_PGCR2_OFFSET);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun __raw_writel(phy_cfg->zq0cr1, base + KS2_DDRPHY_ZQ0CR1_OFFSET);
60*4882a593Smuzhiyun __raw_writel(phy_cfg->zq1cr1, base + KS2_DDRPHY_ZQ1CR1_OFFSET);
61*4882a593Smuzhiyun __raw_writel(phy_cfg->zq2cr1, base + KS2_DDRPHY_ZQ2CR1_OFFSET);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun __raw_writel(phy_cfg->pir_v1, base + KS2_DDRPHY_PIR_OFFSET);
64*4882a593Smuzhiyun while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET) & 0x1) != 0x1)
65*4882a593Smuzhiyun ;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (cpu_is_k2g()) {
68*4882a593Smuzhiyun clrsetbits_le32(base + KS2_DDRPHY_DATX8_2_OFFSET,
69*4882a593Smuzhiyun phy_cfg->datx8_2_mask,
70*4882a593Smuzhiyun phy_cfg->datx8_2_val);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun clrsetbits_le32(base + KS2_DDRPHY_DATX8_3_OFFSET,
73*4882a593Smuzhiyun phy_cfg->datx8_3_mask,
74*4882a593Smuzhiyun phy_cfg->datx8_3_val);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun clrsetbits_le32(base + KS2_DDRPHY_DATX8_4_OFFSET,
77*4882a593Smuzhiyun phy_cfg->datx8_4_mask,
78*4882a593Smuzhiyun phy_cfg->datx8_4_val);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun clrsetbits_le32(base + KS2_DDRPHY_DATX8_5_OFFSET,
81*4882a593Smuzhiyun phy_cfg->datx8_5_mask,
82*4882a593Smuzhiyun phy_cfg->datx8_5_val);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun clrsetbits_le32(base + KS2_DDRPHY_DATX8_6_OFFSET,
85*4882a593Smuzhiyun phy_cfg->datx8_6_mask,
86*4882a593Smuzhiyun phy_cfg->datx8_6_val);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun clrsetbits_le32(base + KS2_DDRPHY_DATX8_7_OFFSET,
89*4882a593Smuzhiyun phy_cfg->datx8_7_mask,
90*4882a593Smuzhiyun phy_cfg->datx8_7_val);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun clrsetbits_le32(base + KS2_DDRPHY_DATX8_8_OFFSET,
93*4882a593Smuzhiyun phy_cfg->datx8_8_mask,
94*4882a593Smuzhiyun phy_cfg->datx8_8_val);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun __raw_writel(phy_cfg->pir_v2, base + KS2_DDRPHY_PIR_OFFSET);
98*4882a593Smuzhiyun while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET) & 0x1) != 0x1)
99*4882a593Smuzhiyun ;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
ddr3_init_ddremif(u32 base,struct ddr3_emif_config * emif_cfg)102*4882a593Smuzhiyun void ddr3_init_ddremif(u32 base, struct ddr3_emif_config *emif_cfg)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun __raw_writel(emif_cfg->sdcfg, base + KS2_DDR3_SDCFG_OFFSET);
105*4882a593Smuzhiyun __raw_writel(emif_cfg->sdtim1, base + KS2_DDR3_SDTIM1_OFFSET);
106*4882a593Smuzhiyun __raw_writel(emif_cfg->sdtim2, base + KS2_DDR3_SDTIM2_OFFSET);
107*4882a593Smuzhiyun __raw_writel(emif_cfg->sdtim3, base + KS2_DDR3_SDTIM3_OFFSET);
108*4882a593Smuzhiyun __raw_writel(emif_cfg->sdtim4, base + KS2_DDR3_SDTIM4_OFFSET);
109*4882a593Smuzhiyun __raw_writel(emif_cfg->zqcfg, base + KS2_DDR3_ZQCFG_OFFSET);
110*4882a593Smuzhiyun __raw_writel(emif_cfg->sdrfc, base + KS2_DDR3_SDRFC_OFFSET);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
ddr3_ecc_support_rmw(u32 base)113*4882a593Smuzhiyun int ddr3_ecc_support_rmw(u32 base)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun u32 value = __raw_readl(base + KS2_DDR3_MIDR_OFFSET);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Check the DDR3 controller ID reg if the controllers
118*4882a593Smuzhiyun supports ECC RMW or not */
119*4882a593Smuzhiyun if (value == 0x40461C02)
120*4882a593Smuzhiyun return 1;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
ddr3_ecc_config(u32 base,u32 value)125*4882a593Smuzhiyun static void ddr3_ecc_config(u32 base, u32 value)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun u32 data;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun __raw_writel(value, base + KS2_DDR3_ECC_CTRL_OFFSET);
130*4882a593Smuzhiyun udelay(100000); /* delay required to synchronize across clock domains */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (value & KS2_DDR3_ECC_EN) {
133*4882a593Smuzhiyun /* Clear the 1-bit error count */
134*4882a593Smuzhiyun data = __raw_readl(base + KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET);
135*4882a593Smuzhiyun __raw_writel(data, base + KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* enable the ECC interrupt */
138*4882a593Smuzhiyun __raw_writel(KS2_DDR3_1B_ECC_ERR_SYS | KS2_DDR3_2B_ECC_ERR_SYS |
139*4882a593Smuzhiyun KS2_DDR3_WR_ECC_ERR_SYS,
140*4882a593Smuzhiyun base + KS2_DDR3_ECC_INT_ENABLE_SET_SYS_OFFSET);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Clear the ECC error interrupt status */
143*4882a593Smuzhiyun __raw_writel(KS2_DDR3_1B_ECC_ERR_SYS | KS2_DDR3_2B_ECC_ERR_SYS |
144*4882a593Smuzhiyun KS2_DDR3_WR_ECC_ERR_SYS,
145*4882a593Smuzhiyun base + KS2_DDR3_ECC_INT_STATUS_OFFSET);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
ddr3_reset_data(u32 base,u32 ddr3_size)149*4882a593Smuzhiyun static void ddr3_reset_data(u32 base, u32 ddr3_size)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun u32 mpax[2];
152*4882a593Smuzhiyun u32 seg_num;
153*4882a593Smuzhiyun u32 seg, blks, dst, edma_blks;
154*4882a593Smuzhiyun struct edma3_slot_config slot;
155*4882a593Smuzhiyun struct edma3_channel_config edma_channel;
156*4882a593Smuzhiyun u32 edma_src[DDR3_EDMA_BLK_SIZE/4] __aligned(16) = {0, };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Setup an edma to copy the 1k block to the entire DDR */
159*4882a593Smuzhiyun puts("\nClear entire DDR3 memory to enable ECC\n");
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* save the SES MPAX regs */
162*4882a593Smuzhiyun if (cpu_is_k2g())
163*4882a593Smuzhiyun msmc_get_ses_mpax(K2G_MSMC_SEGMENT_ARM, 0, mpax);
164*4882a593Smuzhiyun else
165*4882a593Smuzhiyun msmc_get_ses_mpax(K2HKLE_MSMC_SEGMENT_ARM, 0, mpax);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* setup edma slot 1 configuration */
168*4882a593Smuzhiyun slot.opt = EDMA3_SLOPT_TRANS_COMP_INT_ENB |
169*4882a593Smuzhiyun EDMA3_SLOPT_COMP_CODE(0) |
170*4882a593Smuzhiyun EDMA3_SLOPT_STATIC | EDMA3_SLOPT_AB_SYNC;
171*4882a593Smuzhiyun slot.bcnt = DDR3_EDMA_BCNT;
172*4882a593Smuzhiyun slot.acnt = DDR3_EDMA_BLK_SIZE;
173*4882a593Smuzhiyun slot.ccnt = DDR3_EDMA_CCNT;
174*4882a593Smuzhiyun slot.src_bidx = 0;
175*4882a593Smuzhiyun slot.dst_bidx = DDR3_EDMA_BLK_SIZE;
176*4882a593Smuzhiyun slot.src_cidx = 0;
177*4882a593Smuzhiyun slot.dst_cidx = 0;
178*4882a593Smuzhiyun slot.link = EDMA3_PARSET_NULL_LINK;
179*4882a593Smuzhiyun slot.bcntrld = 0;
180*4882a593Smuzhiyun edma3_slot_configure(KS2_EDMA0_BASE, DDR3_EDMA_SLOT_NUM, &slot);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* configure quik edma channel */
183*4882a593Smuzhiyun edma_channel.slot = DDR3_EDMA_SLOT_NUM;
184*4882a593Smuzhiyun edma_channel.chnum = 0;
185*4882a593Smuzhiyun edma_channel.complete_code = 0;
186*4882a593Smuzhiyun /* event trigger after dst update */
187*4882a593Smuzhiyun edma_channel.trigger_slot_word = EDMA3_TWORD(dst);
188*4882a593Smuzhiyun qedma3_start(KS2_EDMA0_BASE, &edma_channel);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* DDR3 size in segments (4KB seg size) */
191*4882a593Smuzhiyun seg_num = ddr3_size << (30 - KS2_MSMC_SEG_SIZE_SHIFT);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun for (seg = 0; seg < seg_num; seg += KS2_MSMC_MAP_SEG_NUM) {
194*4882a593Smuzhiyun /* map 2GB 36-bit DDR address to 32-bit DDR address in EMIF
195*4882a593Smuzhiyun access slave interface so that edma driver can access */
196*4882a593Smuzhiyun if (cpu_is_k2g()) {
197*4882a593Smuzhiyun msmc_map_ses_segment(K2G_MSMC_SEGMENT_ARM, 0,
198*4882a593Smuzhiyun base >> KS2_MSMC_SEG_SIZE_SHIFT,
199*4882a593Smuzhiyun KS2_MSMC_DST_SEG_BASE + seg,
200*4882a593Smuzhiyun MPAX_SEG_2G);
201*4882a593Smuzhiyun } else {
202*4882a593Smuzhiyun msmc_map_ses_segment(K2HKLE_MSMC_SEGMENT_ARM, 0,
203*4882a593Smuzhiyun base >> KS2_MSMC_SEG_SIZE_SHIFT,
204*4882a593Smuzhiyun KS2_MSMC_DST_SEG_BASE + seg,
205*4882a593Smuzhiyun MPAX_SEG_2G);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if ((seg_num - seg) > KS2_MSMC_MAP_SEG_NUM)
209*4882a593Smuzhiyun edma_blks = KS2_MSMC_MAP_SEG_NUM <<
210*4882a593Smuzhiyun (KS2_MSMC_SEG_SIZE_SHIFT
211*4882a593Smuzhiyun - DDR3_EDMA_BLK_SIZE_SHIFT);
212*4882a593Smuzhiyun else
213*4882a593Smuzhiyun edma_blks = (seg_num - seg) << (KS2_MSMC_SEG_SIZE_SHIFT
214*4882a593Smuzhiyun - DDR3_EDMA_BLK_SIZE_SHIFT);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Use edma driver to scrub 2GB DDR memory */
217*4882a593Smuzhiyun for (dst = base, blks = 0; blks < edma_blks;
218*4882a593Smuzhiyun blks += DDR3_EDMA_BCNT, dst += DDR3_EDMA_XF_SIZE) {
219*4882a593Smuzhiyun edma3_set_src_addr(KS2_EDMA0_BASE,
220*4882a593Smuzhiyun edma_channel.slot, (u32)edma_src);
221*4882a593Smuzhiyun edma3_set_dest_addr(KS2_EDMA0_BASE,
222*4882a593Smuzhiyun edma_channel.slot, (u32)dst);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun while (edma3_check_for_transfer(KS2_EDMA0_BASE,
225*4882a593Smuzhiyun &edma_channel))
226*4882a593Smuzhiyun udelay(10);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun qedma3_stop(KS2_EDMA0_BASE, &edma_channel);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* restore the SES MPAX regs */
233*4882a593Smuzhiyun if (cpu_is_k2g())
234*4882a593Smuzhiyun msmc_set_ses_mpax(K2G_MSMC_SEGMENT_ARM, 0, mpax);
235*4882a593Smuzhiyun else
236*4882a593Smuzhiyun msmc_set_ses_mpax(K2HKLE_MSMC_SEGMENT_ARM, 0, mpax);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
ddr3_ecc_init_range(u32 base)239*4882a593Smuzhiyun static void ddr3_ecc_init_range(u32 base)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun u32 ecc_val = KS2_DDR3_ECC_EN;
242*4882a593Smuzhiyun u32 rmw = ddr3_ecc_support_rmw(base);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (rmw)
245*4882a593Smuzhiyun ecc_val |= KS2_DDR3_ECC_RMW_EN;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun __raw_writel(0, base + KS2_DDR3_ECC_ADDR_RANGE1_OFFSET);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ddr3_ecc_config(base, ecc_val);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
ddr3_enable_ecc(u32 base,int test)252*4882a593Smuzhiyun void ddr3_enable_ecc(u32 base, int test)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun u32 ecc_val = KS2_DDR3_ECC_ENABLE;
255*4882a593Smuzhiyun u32 rmw = ddr3_ecc_support_rmw(base);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (test)
258*4882a593Smuzhiyun ecc_val |= KS2_DDR3_ECC_ADDR_RNG_1_EN;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (!rmw) {
261*4882a593Smuzhiyun if (!test)
262*4882a593Smuzhiyun /* by default, disable ecc when rmw = 0 and no
263*4882a593Smuzhiyun ecc test */
264*4882a593Smuzhiyun ecc_val = 0;
265*4882a593Smuzhiyun } else {
266*4882a593Smuzhiyun ecc_val |= KS2_DDR3_ECC_RMW_EN;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ddr3_ecc_config(base, ecc_val);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
ddr3_disable_ecc(u32 base)272*4882a593Smuzhiyun void ddr3_disable_ecc(u32 base)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun ddr3_ecc_config(base, 0);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #if defined(CONFIG_SOC_K2HK) || defined(CONFIG_SOC_K2L)
cic_init(u32 base)278*4882a593Smuzhiyun static void cic_init(u32 base)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun /* Disable CIC global interrupts */
281*4882a593Smuzhiyun __raw_writel(0, base + KS2_CIC_GLOBAL_ENABLE);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Set to normal mode, no nesting, no priority hold */
284*4882a593Smuzhiyun __raw_writel(0, base + KS2_CIC_CTRL);
285*4882a593Smuzhiyun __raw_writel(0, base + KS2_CIC_HOST_CTRL);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Enable CIC global interrupts */
288*4882a593Smuzhiyun __raw_writel(1, base + KS2_CIC_GLOBAL_ENABLE);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
cic_map_cic_to_gic(u32 base,u32 chan_num,u32 irq_num)291*4882a593Smuzhiyun static void cic_map_cic_to_gic(u32 base, u32 chan_num, u32 irq_num)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun /* Map the system interrupt to a CIC channel */
294*4882a593Smuzhiyun __raw_writeb(chan_num, base + KS2_CIC_CHAN_MAP(0) + irq_num);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Enable CIC system interrupt */
297*4882a593Smuzhiyun __raw_writel(irq_num, base + KS2_CIC_SYS_ENABLE_IDX_SET);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Enable CIC Host interrupt */
300*4882a593Smuzhiyun __raw_writel(chan_num, base + KS2_CIC_HOST_ENABLE_IDX_SET);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
ddr3_map_ecc_cic2_irq(u32 base)303*4882a593Smuzhiyun static void ddr3_map_ecc_cic2_irq(u32 base)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun cic_init(base);
306*4882a593Smuzhiyun cic_map_cic_to_gic(base, KS2_CIC2_DDR3_ECC_CHAN_NUM,
307*4882a593Smuzhiyun KS2_CIC2_DDR3_ECC_IRQ_NUM);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun
ddr3_init_ecc(u32 base,u32 ddr3_size)311*4882a593Smuzhiyun void ddr3_init_ecc(u32 base, u32 ddr3_size)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun if (!ddr3_ecc_support_rmw(base)) {
314*4882a593Smuzhiyun ddr3_disable_ecc(base);
315*4882a593Smuzhiyun return;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun ddr3_ecc_init_range(base);
319*4882a593Smuzhiyun ddr3_reset_data(CONFIG_SYS_SDRAM_BASE, ddr3_size);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* mapping DDR3 ECC system interrupt from CIC2 to GIC */
322*4882a593Smuzhiyun #if defined(CONFIG_SOC_K2HK) || defined(CONFIG_SOC_K2L)
323*4882a593Smuzhiyun ddr3_map_ecc_cic2_irq(KS2_CIC2_BASE);
324*4882a593Smuzhiyun #endif
325*4882a593Smuzhiyun ddr3_enable_ecc(base, 0);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
ddr3_check_ecc_int(u32 base)328*4882a593Smuzhiyun void ddr3_check_ecc_int(u32 base)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun char *env;
331*4882a593Smuzhiyun int ecc_test = 0;
332*4882a593Smuzhiyun u32 value = __raw_readl(base + KS2_DDR3_ECC_INT_STATUS_OFFSET);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun env = env_get("ecc_test");
335*4882a593Smuzhiyun if (env)
336*4882a593Smuzhiyun ecc_test = simple_strtol(env, NULL, 0);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (value & KS2_DDR3_WR_ECC_ERR_SYS)
339*4882a593Smuzhiyun puts("DDR3 ECC write error interrupted\n");
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (value & KS2_DDR3_2B_ECC_ERR_SYS) {
342*4882a593Smuzhiyun puts("DDR3 ECC 2-bit error interrupted\n");
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (!ecc_test) {
345*4882a593Smuzhiyun puts("Reseting the device ...\n");
346*4882a593Smuzhiyun reset_cpu(0);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun value = __raw_readl(base + KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET);
351*4882a593Smuzhiyun if (value) {
352*4882a593Smuzhiyun printf("1-bit ECC err count: 0x%x\n", value);
353*4882a593Smuzhiyun value = __raw_readl(base +
354*4882a593Smuzhiyun KS2_DDR3_ONE_BIT_ECC_ERR_ADDR_LOG_OFFSET);
355*4882a593Smuzhiyun printf("1-bit ECC err address log: 0x%x\n", value);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
ddr3_reset_ddrphy(void)359*4882a593Smuzhiyun void ddr3_reset_ddrphy(void)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun u32 tmp;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Assert DDR3A PHY reset */
364*4882a593Smuzhiyun tmp = readl(KS2_DDR3APLLCTL1);
365*4882a593Smuzhiyun tmp |= KS2_DDR3_PLLCTRL_PHY_RESET;
366*4882a593Smuzhiyun writel(tmp, KS2_DDR3APLLCTL1);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* wait 10us to catch the reset */
369*4882a593Smuzhiyun udelay(10);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* Release DDR3A PHY reset */
372*4882a593Smuzhiyun tmp = readl(KS2_DDR3APLLCTL1);
373*4882a593Smuzhiyun tmp &= ~KS2_DDR3_PLLCTRL_PHY_RESET;
374*4882a593Smuzhiyun __raw_writel(tmp, KS2_DDR3APLLCTL1);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #ifdef CONFIG_SOC_K2HK
378*4882a593Smuzhiyun /**
379*4882a593Smuzhiyun * ddr3_reset_workaround - reset workaround in case if leveling error
380*4882a593Smuzhiyun * detected for PG 1.0 and 1.1 k2hk SoCs
381*4882a593Smuzhiyun */
ddr3_err_reset_workaround(void)382*4882a593Smuzhiyun void ddr3_err_reset_workaround(void)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun unsigned int tmp;
385*4882a593Smuzhiyun unsigned int tmp_a;
386*4882a593Smuzhiyun unsigned int tmp_b;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun * Check for PGSR0 error bits of DDR3 PHY.
390*4882a593Smuzhiyun * Check for WLERR, QSGERR, WLAERR,
391*4882a593Smuzhiyun * RDERR, WDERR, REERR, WEERR error to see if they are set or not
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun tmp_a = __raw_readl(KS2_DDR3A_DDRPHYC + KS2_DDRPHY_PGSR0_OFFSET);
394*4882a593Smuzhiyun tmp_b = __raw_readl(KS2_DDR3B_DDRPHYC + KS2_DDRPHY_PGSR0_OFFSET);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (((tmp_a & 0x0FE00000) != 0) || ((tmp_b & 0x0FE00000) != 0)) {
397*4882a593Smuzhiyun printf("DDR Leveling Error Detected!\n");
398*4882a593Smuzhiyun printf("DDR3A PGSR0 = 0x%x\n", tmp_a);
399*4882a593Smuzhiyun printf("DDR3B PGSR0 = 0x%x\n", tmp_b);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /*
402*4882a593Smuzhiyun * Write Keys to KICK registers to enable writes to registers
403*4882a593Smuzhiyun * in boot config space
404*4882a593Smuzhiyun */
405*4882a593Smuzhiyun __raw_writel(KS2_KICK0_MAGIC, KS2_KICK0);
406*4882a593Smuzhiyun __raw_writel(KS2_KICK1_MAGIC, KS2_KICK1);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /*
409*4882a593Smuzhiyun * Move DDR3A Module out of reset isolation by setting
410*4882a593Smuzhiyun * MDCTL23[12] = 0
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun tmp_a = __raw_readl(KS2_PSC_BASE +
413*4882a593Smuzhiyun PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3A));
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun tmp_a = PSC_REG_MDCTL_SET_RESET_ISO(tmp_a, 0);
416*4882a593Smuzhiyun __raw_writel(tmp_a, KS2_PSC_BASE +
417*4882a593Smuzhiyun PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3A));
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /*
420*4882a593Smuzhiyun * Move DDR3B Module out of reset isolation by setting
421*4882a593Smuzhiyun * MDCTL24[12] = 0
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun tmp_b = __raw_readl(KS2_PSC_BASE +
424*4882a593Smuzhiyun PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3B));
425*4882a593Smuzhiyun tmp_b = PSC_REG_MDCTL_SET_RESET_ISO(tmp_b, 0);
426*4882a593Smuzhiyun __raw_writel(tmp_b, KS2_PSC_BASE +
427*4882a593Smuzhiyun PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3B));
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun * Write 0x5A69 Key to RSTCTRL[15:0] to unlock writes
431*4882a593Smuzhiyun * to RSTCTRL and RSTCFG
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun tmp = __raw_readl(KS2_RSTCTRL);
434*4882a593Smuzhiyun tmp &= KS2_RSTCTRL_MASK;
435*4882a593Smuzhiyun tmp |= KS2_RSTCTRL_KEY;
436*4882a593Smuzhiyun __raw_writel(tmp, KS2_RSTCTRL);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun * Set PLL Controller to drive hard reset on SW trigger by
440*4882a593Smuzhiyun * setting RSTCFG[13] = 0
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun tmp = __raw_readl(KS2_RSTCTRL_RSCFG);
443*4882a593Smuzhiyun tmp &= ~KS2_RSTYPE_PLL_SOFT;
444*4882a593Smuzhiyun __raw_writel(tmp, KS2_RSTCTRL_RSCFG);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun reset_cpu(0);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun #endif
450