xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-imx/mx7ulp/soc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <asm/io.h>
7*4882a593Smuzhiyun #include <asm/arch/clock.h>
8*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
9*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
10*4882a593Smuzhiyun #include <asm/mach-imx/hab.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun static char *get_reset_cause(char *);
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #if defined(CONFIG_SECURE_BOOT)
15*4882a593Smuzhiyun struct imx_sec_config_fuse_t const imx_sec_config_fuse = {
16*4882a593Smuzhiyun 	.bank = 29,
17*4882a593Smuzhiyun 	.word = 6,
18*4882a593Smuzhiyun };
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun 
get_cpu_rev(void)21*4882a593Smuzhiyun u32 get_cpu_rev(void)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	/* Temporally hard code the CPU rev to 0x73, rev 1.0. Fix it later */
24*4882a593Smuzhiyun 	return (MXC_CPU_MX7ULP << 12) | (1 << 4);
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifdef CONFIG_REVISION_TAG
get_board_rev(void)28*4882a593Smuzhiyun u32 __weak get_board_rev(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	return get_cpu_rev();
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 
get_boot_mode(void)34*4882a593Smuzhiyun enum bt_mode get_boot_mode(void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	u32 bt0_cfg = 0;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	bt0_cfg = readl(CMC0_RBASE + 0x40);
39*4882a593Smuzhiyun 	bt0_cfg &= (BT0CFG_LPBOOT_MASK | BT0CFG_DUALBOOT_MASK);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	if (!(bt0_cfg & BT0CFG_LPBOOT_MASK)) {
42*4882a593Smuzhiyun 		/* No low power boot */
43*4882a593Smuzhiyun 		if (bt0_cfg & BT0CFG_DUALBOOT_MASK)
44*4882a593Smuzhiyun 			return DUAL_BOOT;
45*4882a593Smuzhiyun 		else
46*4882a593Smuzhiyun 			return SINGLE_BOOT;
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return LOW_POWER_BOOT;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
arch_cpu_init(void)52*4882a593Smuzhiyun int arch_cpu_init(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	return 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #ifdef CONFIG_BOARD_POSTCLK_INIT
board_postclk_init(void)58*4882a593Smuzhiyun int board_postclk_init(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define UNLOCK_WORD0 0xC520 /* 1st unlock word */
65*4882a593Smuzhiyun #define UNLOCK_WORD1 0xD928 /* 2nd unlock word */
66*4882a593Smuzhiyun #define REFRESH_WORD0 0xA602 /* 1st refresh word */
67*4882a593Smuzhiyun #define REFRESH_WORD1 0xB480 /* 2nd refresh word */
68*4882a593Smuzhiyun 
disable_wdog(u32 wdog_base)69*4882a593Smuzhiyun static void disable_wdog(u32 wdog_base)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	writel(UNLOCK_WORD0, (wdog_base + 0x04));
72*4882a593Smuzhiyun 	writel(UNLOCK_WORD1, (wdog_base + 0x04));
73*4882a593Smuzhiyun 	writel(0x0, (wdog_base + 0x0C)); /* Set WIN to 0 */
74*4882a593Smuzhiyun 	writel(0x400, (wdog_base + 0x08)); /* Set timeout to default 0x400 */
75*4882a593Smuzhiyun 	writel(0x120, (wdog_base + 0x00)); /* Disable it and set update */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	writel(REFRESH_WORD0, (wdog_base + 0x04)); /* Refresh the CNT */
78*4882a593Smuzhiyun 	writel(REFRESH_WORD1, (wdog_base + 0x04));
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
init_wdog(void)81*4882a593Smuzhiyun void init_wdog(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	/*
84*4882a593Smuzhiyun 	 * ROM will configure WDOG1, disable it or enable it
85*4882a593Smuzhiyun 	 * depending on FUSE. The update bit is set for reconfigurable.
86*4882a593Smuzhiyun 	 * We have to use unlock sequence to reconfigure it.
87*4882a593Smuzhiyun 	 * WDOG2 is not touched by ROM, so it will have default value
88*4882a593Smuzhiyun 	 * which is enabled. We can directly configure it.
89*4882a593Smuzhiyun 	 * To simplify the codes, we still use same reconfigure
90*4882a593Smuzhiyun 	 * process as WDOG1. Because the update bit is not set for
91*4882a593Smuzhiyun 	 * WDOG2, the unlock sequence won't take effect really.
92*4882a593Smuzhiyun 	 * It actually directly configure the wdog.
93*4882a593Smuzhiyun 	 * In this function, we will disable both WDOG1 and WDOG2,
94*4882a593Smuzhiyun 	 * and set update bit for both. So that kernel can reconfigure them.
95*4882a593Smuzhiyun 	 */
96*4882a593Smuzhiyun 	disable_wdog(WDG1_RBASE);
97*4882a593Smuzhiyun 	disable_wdog(WDG2_RBASE);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 
s_init(void)101*4882a593Smuzhiyun void s_init(void)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	/* Disable wdog */
104*4882a593Smuzhiyun 	init_wdog();
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* clock configuration. */
107*4882a593Smuzhiyun 	clock_init();
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #ifndef CONFIG_ULP_WATCHDOG
reset_cpu(ulong addr)113*4882a593Smuzhiyun void reset_cpu(ulong addr)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	setbits_le32(SIM0_RBASE, SIM_SOPT1_A7_SW_RESET);
116*4882a593Smuzhiyun 	while (1)
117*4882a593Smuzhiyun 		;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #if defined(CONFIG_DISPLAY_CPUINFO)
get_imx_type(u32 imxtype)122*4882a593Smuzhiyun const char *get_imx_type(u32 imxtype)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	return "7ULP";
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
print_cpuinfo(void)127*4882a593Smuzhiyun int print_cpuinfo(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	u32 cpurev;
130*4882a593Smuzhiyun 	char cause[18];
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	cpurev = get_cpu_rev();
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	printf("CPU:   Freescale i.MX%s rev%d.%d at %d MHz\n",
135*4882a593Smuzhiyun 	       get_imx_type((cpurev & 0xFF000) >> 12),
136*4882a593Smuzhiyun 	       (cpurev & 0x000F0) >> 4, (cpurev & 0x0000F) >> 0,
137*4882a593Smuzhiyun 	       mxc_get_clock(MXC_ARM_CLK) / 1000000);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	printf("Reset cause: %s\n", get_reset_cause(cause));
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	printf("Boot mode: ");
142*4882a593Smuzhiyun 	switch (get_boot_mode()) {
143*4882a593Smuzhiyun 	case LOW_POWER_BOOT:
144*4882a593Smuzhiyun 		printf("Low power boot\n");
145*4882a593Smuzhiyun 		break;
146*4882a593Smuzhiyun 	case DUAL_BOOT:
147*4882a593Smuzhiyun 		printf("Dual boot\n");
148*4882a593Smuzhiyun 		break;
149*4882a593Smuzhiyun 	case SINGLE_BOOT:
150*4882a593Smuzhiyun 	default:
151*4882a593Smuzhiyun 		printf("Single boot\n");
152*4882a593Smuzhiyun 		break;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define CMC_SRS_TAMPER                    (1 << 31)
160*4882a593Smuzhiyun #define CMC_SRS_SECURITY                  (1 << 30)
161*4882a593Smuzhiyun #define CMC_SRS_TZWDG                     (1 << 29)
162*4882a593Smuzhiyun #define CMC_SRS_JTAG_RST                  (1 << 28)
163*4882a593Smuzhiyun #define CMC_SRS_CORE1                     (1 << 16)
164*4882a593Smuzhiyun #define CMC_SRS_LOCKUP                    (1 << 15)
165*4882a593Smuzhiyun #define CMC_SRS_SW                        (1 << 14)
166*4882a593Smuzhiyun #define CMC_SRS_WDG                       (1 << 13)
167*4882a593Smuzhiyun #define CMC_SRS_PIN_RESET                 (1 << 8)
168*4882a593Smuzhiyun #define CMC_SRS_WARM                      (1 << 4)
169*4882a593Smuzhiyun #define CMC_SRS_HVD                       (1 << 3)
170*4882a593Smuzhiyun #define CMC_SRS_LVD                       (1 << 2)
171*4882a593Smuzhiyun #define CMC_SRS_POR                       (1 << 1)
172*4882a593Smuzhiyun #define CMC_SRS_WUP                       (1 << 0)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static u32 reset_cause = -1;
175*4882a593Smuzhiyun 
get_reset_cause(char * ret)176*4882a593Smuzhiyun static char *get_reset_cause(char *ret)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	u32 cause1, cause = 0, srs = 0;
179*4882a593Smuzhiyun 	u32 *reg_ssrs = (u32 *)(SRC_BASE_ADDR + 0x28);
180*4882a593Smuzhiyun 	u32 *reg_srs = (u32 *)(SRC_BASE_ADDR + 0x20);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (!ret)
183*4882a593Smuzhiyun 		return "null";
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	srs = readl(reg_srs);
186*4882a593Smuzhiyun 	cause1 = readl(reg_ssrs);
187*4882a593Smuzhiyun 	writel(cause1, reg_ssrs);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	reset_cause = cause1;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	cause = cause1 & (CMC_SRS_POR | CMC_SRS_WUP | CMC_SRS_WARM);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	switch (cause) {
194*4882a593Smuzhiyun 	case CMC_SRS_POR:
195*4882a593Smuzhiyun 		sprintf(ret, "%s", "POR");
196*4882a593Smuzhiyun 		break;
197*4882a593Smuzhiyun 	case CMC_SRS_WUP:
198*4882a593Smuzhiyun 		sprintf(ret, "%s", "WUP");
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 	case CMC_SRS_WARM:
201*4882a593Smuzhiyun 		cause = cause1 & (CMC_SRS_WDG | CMC_SRS_SW |
202*4882a593Smuzhiyun 			CMC_SRS_JTAG_RST);
203*4882a593Smuzhiyun 		switch (cause) {
204*4882a593Smuzhiyun 		case CMC_SRS_WDG:
205*4882a593Smuzhiyun 			sprintf(ret, "%s", "WARM-WDG");
206*4882a593Smuzhiyun 			break;
207*4882a593Smuzhiyun 		case CMC_SRS_SW:
208*4882a593Smuzhiyun 			sprintf(ret, "%s", "WARM-SW");
209*4882a593Smuzhiyun 			break;
210*4882a593Smuzhiyun 		case CMC_SRS_JTAG_RST:
211*4882a593Smuzhiyun 			sprintf(ret, "%s", "WARM-JTAG");
212*4882a593Smuzhiyun 			break;
213*4882a593Smuzhiyun 		default:
214*4882a593Smuzhiyun 			sprintf(ret, "%s", "WARM-UNKN");
215*4882a593Smuzhiyun 			break;
216*4882a593Smuzhiyun 		}
217*4882a593Smuzhiyun 		break;
218*4882a593Smuzhiyun 	default:
219*4882a593Smuzhiyun 		sprintf(ret, "%s-%X", "UNKN", cause1);
220*4882a593Smuzhiyun 		break;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	debug("[%X] SRS[%X] %X - ", cause1, srs, srs^cause1);
224*4882a593Smuzhiyun 	return ret;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_IN_MMC
board_mmc_get_env_dev(int devno)228*4882a593Smuzhiyun __weak int board_mmc_get_env_dev(int devno)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	return CONFIG_SYS_MMC_ENV_DEV;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
mmc_get_env_dev(void)233*4882a593Smuzhiyun int mmc_get_env_dev(void)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	int devno = 0;
236*4882a593Smuzhiyun 	u32 bt1_cfg = 0;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* If not boot from sd/mmc, use default value */
239*4882a593Smuzhiyun 	if (get_boot_mode() == LOW_POWER_BOOT)
240*4882a593Smuzhiyun 		return CONFIG_SYS_MMC_ENV_DEV;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	bt1_cfg = readl(CMC1_RBASE + 0x40);
243*4882a593Smuzhiyun 	devno = (bt1_cfg >> 9) & 0x7;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return board_mmc_get_env_dev(devno);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun #endif
248