1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <div64.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
15*4882a593Smuzhiyun
get_clocks(void)16*4882a593Smuzhiyun int get_clocks(void)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
19*4882a593Smuzhiyun #if CONFIG_SYS_FSL_ESDHC_ADDR == USDHC0_RBASE
20*4882a593Smuzhiyun gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
21*4882a593Smuzhiyun #elif CONFIG_SYS_FSL_ESDHC_ADDR == USDHC1_RBASE
22*4882a593Smuzhiyun gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun return 0;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
get_fast_plat_clk(void)28*4882a593Smuzhiyun static u32 get_fast_plat_clk(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun return scg_clk_get_rate(SCG_NIC0_CLK);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
get_slow_plat_clk(void)33*4882a593Smuzhiyun static u32 get_slow_plat_clk(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun return scg_clk_get_rate(SCG_NIC1_CLK);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
get_ipg_clk(void)38*4882a593Smuzhiyun static u32 get_ipg_clk(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun return scg_clk_get_rate(SCG_NIC1_BUS_CLK);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
get_lpuart_clk(void)43*4882a593Smuzhiyun u32 get_lpuart_clk(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun int index = 0;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun const u32 lpuart_array[] = {
48*4882a593Smuzhiyun LPUART0_RBASE,
49*4882a593Smuzhiyun LPUART1_RBASE,
50*4882a593Smuzhiyun LPUART2_RBASE,
51*4882a593Smuzhiyun LPUART3_RBASE,
52*4882a593Smuzhiyun LPUART4_RBASE,
53*4882a593Smuzhiyun LPUART5_RBASE,
54*4882a593Smuzhiyun LPUART6_RBASE,
55*4882a593Smuzhiyun LPUART7_RBASE,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun const enum pcc_clk lpuart_pcc_clks[] = {
59*4882a593Smuzhiyun PER_CLK_LPUART4,
60*4882a593Smuzhiyun PER_CLK_LPUART5,
61*4882a593Smuzhiyun PER_CLK_LPUART6,
62*4882a593Smuzhiyun PER_CLK_LPUART7,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun for (index = 0; index < 8; index++) {
66*4882a593Smuzhiyun if (lpuart_array[index] == LPUART_BASE)
67*4882a593Smuzhiyun break;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (index < 4 || index > 7)
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return pcc_clock_get_rate(lpuart_pcc_clks[index - 4]);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #ifdef CONFIG_SYS_LPI2C_IMX
enable_i2c_clk(unsigned char enable,unsigned i2c_num)77*4882a593Smuzhiyun int enable_i2c_clk(unsigned char enable, unsigned i2c_num)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun /* Set parent to FIRC DIV2 clock */
80*4882a593Smuzhiyun const enum pcc_clk lpi2c_pcc_clks[] = {
81*4882a593Smuzhiyun PER_CLK_LPI2C4,
82*4882a593Smuzhiyun PER_CLK_LPI2C5,
83*4882a593Smuzhiyun PER_CLK_LPI2C6,
84*4882a593Smuzhiyun PER_CLK_LPI2C7,
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (i2c_num < 4 || i2c_num > 7)
88*4882a593Smuzhiyun return -EINVAL;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (enable) {
91*4882a593Smuzhiyun pcc_clock_enable(lpi2c_pcc_clks[i2c_num - 4], false);
92*4882a593Smuzhiyun pcc_clock_sel(lpi2c_pcc_clks[i2c_num - 4], SCG_FIRC_DIV2_CLK);
93*4882a593Smuzhiyun pcc_clock_enable(lpi2c_pcc_clks[i2c_num - 4], true);
94*4882a593Smuzhiyun } else {
95*4882a593Smuzhiyun pcc_clock_enable(lpi2c_pcc_clks[i2c_num - 4], false);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
imx_get_i2cclk(unsigned i2c_num)100*4882a593Smuzhiyun u32 imx_get_i2cclk(unsigned i2c_num)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun const enum pcc_clk lpi2c_pcc_clks[] = {
103*4882a593Smuzhiyun PER_CLK_LPI2C4,
104*4882a593Smuzhiyun PER_CLK_LPI2C5,
105*4882a593Smuzhiyun PER_CLK_LPI2C6,
106*4882a593Smuzhiyun PER_CLK_LPI2C7,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (i2c_num < 4 || i2c_num > 7)
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return pcc_clock_get_rate(lpi2c_pcc_clks[i2c_num - 4]);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun
mxc_get_clock(enum mxc_clock clk)116*4882a593Smuzhiyun unsigned int mxc_get_clock(enum mxc_clock clk)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun switch (clk) {
119*4882a593Smuzhiyun case MXC_ARM_CLK:
120*4882a593Smuzhiyun return scg_clk_get_rate(SCG_CORE_CLK);
121*4882a593Smuzhiyun case MXC_AXI_CLK:
122*4882a593Smuzhiyun return get_fast_plat_clk();
123*4882a593Smuzhiyun case MXC_AHB_CLK:
124*4882a593Smuzhiyun return get_slow_plat_clk();
125*4882a593Smuzhiyun case MXC_IPG_CLK:
126*4882a593Smuzhiyun return get_ipg_clk();
127*4882a593Smuzhiyun case MXC_I2C_CLK:
128*4882a593Smuzhiyun return pcc_clock_get_rate(PER_CLK_LPI2C4);
129*4882a593Smuzhiyun case MXC_UART_CLK:
130*4882a593Smuzhiyun return get_lpuart_clk();
131*4882a593Smuzhiyun case MXC_ESDHC_CLK:
132*4882a593Smuzhiyun return pcc_clock_get_rate(PER_CLK_USDHC0);
133*4882a593Smuzhiyun case MXC_ESDHC2_CLK:
134*4882a593Smuzhiyun return pcc_clock_get_rate(PER_CLK_USDHC1);
135*4882a593Smuzhiyun case MXC_DDR_CLK:
136*4882a593Smuzhiyun return scg_clk_get_rate(SCG_DDR_CLK);
137*4882a593Smuzhiyun default:
138*4882a593Smuzhiyun printf("Unsupported mxc_clock %d\n", clk);
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
init_clk_usdhc(u32 index)145*4882a593Smuzhiyun void init_clk_usdhc(u32 index)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun switch (index) {
148*4882a593Smuzhiyun case 0:
149*4882a593Smuzhiyun /*Disable the clock before configure it */
150*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USDHC0, false);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* 158MHz / 1 = 158MHz */
153*4882a593Smuzhiyun pcc_clock_sel(PER_CLK_USDHC0, SCG_NIC1_CLK);
154*4882a593Smuzhiyun pcc_clock_div_config(PER_CLK_USDHC0, false, 1);
155*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USDHC0, true);
156*4882a593Smuzhiyun break;
157*4882a593Smuzhiyun case 1:
158*4882a593Smuzhiyun /*Disable the clock before configure it */
159*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USDHC1, false);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* 158MHz / 1 = 158MHz */
162*4882a593Smuzhiyun pcc_clock_sel(PER_CLK_USDHC1, SCG_NIC1_CLK);
163*4882a593Smuzhiyun pcc_clock_div_config(PER_CLK_USDHC1, false, 1);
164*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USDHC1, true);
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun default:
167*4882a593Smuzhiyun printf("Invalid index for USDHC %d\n", index);
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #ifdef CONFIG_MXC_OCOTP
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define OCOTP_CTRL_PCC1_SLOT (38)
175*4882a593Smuzhiyun #define OCOTP_CTRL_HIGH4K_PCC1_SLOT (39)
176*4882a593Smuzhiyun
enable_ocotp_clk(unsigned char enable)177*4882a593Smuzhiyun void enable_ocotp_clk(unsigned char enable)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun u32 val;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * Seems the OCOTP CLOCKs have been enabled at default,
183*4882a593Smuzhiyun * check its inuse flag
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun val = readl(PCC1_RBASE + 4 * OCOTP_CTRL_PCC1_SLOT);
187*4882a593Smuzhiyun if (!(val & PCC_INUSE_MASK))
188*4882a593Smuzhiyun writel(PCC_CGC_MASK, (PCC1_RBASE + 4 * OCOTP_CTRL_PCC1_SLOT));
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun val = readl(PCC1_RBASE + 4 * OCOTP_CTRL_HIGH4K_PCC1_SLOT);
191*4882a593Smuzhiyun if (!(val & PCC_INUSE_MASK))
192*4882a593Smuzhiyun writel(PCC_CGC_MASK,
193*4882a593Smuzhiyun (PCC1_RBASE + 4 * OCOTP_CTRL_HIGH4K_PCC1_SLOT));
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun #endif
196*4882a593Smuzhiyun
enable_usboh3_clk(unsigned char enable)197*4882a593Smuzhiyun void enable_usboh3_clk(unsigned char enable)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun if (enable) {
200*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB0, false);
201*4882a593Smuzhiyun pcc_clock_sel(PER_CLK_USB0, SCG_NIC1_BUS_CLK);
202*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB0, true);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #ifdef CONFIG_USB_MAX_CONTROLLER_COUNT
205*4882a593Smuzhiyun if (CONFIG_USB_MAX_CONTROLLER_COUNT > 1) {
206*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB1, false);
207*4882a593Smuzhiyun pcc_clock_sel(PER_CLK_USB1, SCG_NIC1_BUS_CLK);
208*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB1, true);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB_PHY, true);
213*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB_PL301, true);
214*4882a593Smuzhiyun } else {
215*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB0, false);
216*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB1, false);
217*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB_PHY, false);
218*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_USB_PL301, false);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
lpuart_set_clk(uint32_t index,enum scg_clk clk)222*4882a593Smuzhiyun static void lpuart_set_clk(uint32_t index, enum scg_clk clk)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun const enum pcc_clk lpuart_pcc_clks[] = {
225*4882a593Smuzhiyun PER_CLK_LPUART4,
226*4882a593Smuzhiyun PER_CLK_LPUART5,
227*4882a593Smuzhiyun PER_CLK_LPUART6,
228*4882a593Smuzhiyun PER_CLK_LPUART7,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (index < 4 || index > 7)
232*4882a593Smuzhiyun return;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #ifndef CONFIG_CLK_DEBUG
235*4882a593Smuzhiyun pcc_clock_enable(lpuart_pcc_clks[index - 4], false);
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun pcc_clock_sel(lpuart_pcc_clks[index - 4], clk);
238*4882a593Smuzhiyun pcc_clock_enable(lpuart_pcc_clks[index - 4], true);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
init_clk_lpuart(void)241*4882a593Smuzhiyun static void init_clk_lpuart(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun u32 index = 0, i;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun const u32 lpuart_array[] = {
246*4882a593Smuzhiyun LPUART0_RBASE,
247*4882a593Smuzhiyun LPUART1_RBASE,
248*4882a593Smuzhiyun LPUART2_RBASE,
249*4882a593Smuzhiyun LPUART3_RBASE,
250*4882a593Smuzhiyun LPUART4_RBASE,
251*4882a593Smuzhiyun LPUART5_RBASE,
252*4882a593Smuzhiyun LPUART6_RBASE,
253*4882a593Smuzhiyun LPUART7_RBASE,
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
257*4882a593Smuzhiyun if (lpuart_array[i] == LPUART_BASE) {
258*4882a593Smuzhiyun index = i;
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun lpuart_set_clk(index, SCG_SOSC_DIV2_CLK);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
init_clk_rgpio2p(void)266*4882a593Smuzhiyun static void init_clk_rgpio2p(void)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun /*Enable RGPIO2P1 clock */
269*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_RGPIO2P1, true);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun * Hard code to enable RGPIO2P0 clock since it is not
273*4882a593Smuzhiyun * in clock frame for A7 domain
274*4882a593Smuzhiyun */
275*4882a593Smuzhiyun writel(PCC_CGC_MASK, (PCC0_RBASE + 0x3C));
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Configure PLL/PFD freq */
clock_init(void)279*4882a593Smuzhiyun void clock_init(void)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun * ROM has enabled clocks:
283*4882a593Smuzhiyun * A4 side: SIRC 16Mhz (DIV1-3 off), FIRC 48Mhz (DIV1-2 on),
284*4882a593Smuzhiyun * Non-LP-boot: SOSC, SPLL PFD0 (scs selected)
285*4882a593Smuzhiyun * A7 side: SPLL PFD0 (scs selected, 413Mhz),
286*4882a593Smuzhiyun * APLL PFD0 (352Mhz), DDRCLK, all NIC clocks
287*4882a593Smuzhiyun * A7 Plat0 (NIC0) = 176Mhz, Plat1 (NIC1) = 176Mhz,
288*4882a593Smuzhiyun * IP BUS (NIC1_BUS) = 58.6Mhz
289*4882a593Smuzhiyun *
290*4882a593Smuzhiyun * In u-boot:
291*4882a593Smuzhiyun * 1. Enable PFD1-3 of APLL for A7 side. Enable FIRC and DIVs.
292*4882a593Smuzhiyun * 2. Enable USB PLL
293*4882a593Smuzhiyun * 3. Init the clocks of peripherals used in u-boot bu
294*4882a593Smuzhiyun * without set rate interface.The clocks for these
295*4882a593Smuzhiyun * peripherals are enabled in this intialization.
296*4882a593Smuzhiyun * 4.Other peripherals with set clock rate interface
297*4882a593Smuzhiyun * does not be set in this function.
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun scg_a7_firc_init();
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun scg_a7_soscdiv_init();
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* APLL PFD1 = 270Mhz, PFD2=480Mhz, PFD3=800Mhz */
305*4882a593Smuzhiyun scg_enable_pll_pfd(SCG_APLL_PFD1_CLK, 35);
306*4882a593Smuzhiyun scg_enable_pll_pfd(SCG_APLL_PFD2_CLK, 20);
307*4882a593Smuzhiyun scg_enable_pll_pfd(SCG_APLL_PFD3_CLK, 12);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun init_clk_lpuart();
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun init_clk_rgpio2p();
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun enable_usboh3_clk(1);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT
hab_caam_clock_enable(unsigned char enable)317*4882a593Smuzhiyun void hab_caam_clock_enable(unsigned char enable)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun if (enable)
320*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_CAAM, true);
321*4882a593Smuzhiyun else
322*4882a593Smuzhiyun pcc_clock_enable(PER_CLK_CAAM, false);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun #endif
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun * Dump some core clockes.
328*4882a593Smuzhiyun */
do_mx7_showclocks(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])329*4882a593Smuzhiyun int do_mx7_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun u32 addr = 0;
332*4882a593Smuzhiyun u32 freq;
333*4882a593Smuzhiyun freq = decode_pll(PLL_A7_SPLL);
334*4882a593Smuzhiyun printf("PLL_A7_SPLL %8d MHz\n", freq / 1000000);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun freq = decode_pll(PLL_A7_APLL);
337*4882a593Smuzhiyun printf("PLL_A7_APLL %8d MHz\n", freq / 1000000);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun freq = decode_pll(PLL_USB);
340*4882a593Smuzhiyun printf("PLL_USB %8d MHz\n", freq / 1000000);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun printf("\n");
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun printf("CORE %8d kHz\n", scg_clk_get_rate(SCG_CORE_CLK) / 1000);
345*4882a593Smuzhiyun printf("IPG %8d kHz\n", mxc_get_clock(MXC_IPG_CLK) / 1000);
346*4882a593Smuzhiyun printf("UART %8d kHz\n", mxc_get_clock(MXC_UART_CLK) / 1000);
347*4882a593Smuzhiyun printf("AHB %8d kHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000);
348*4882a593Smuzhiyun printf("AXI %8d kHz\n", mxc_get_clock(MXC_AXI_CLK) / 1000);
349*4882a593Smuzhiyun printf("DDR %8d kHz\n", mxc_get_clock(MXC_DDR_CLK) / 1000);
350*4882a593Smuzhiyun printf("USDHC1 %8d kHz\n", mxc_get_clock(MXC_ESDHC_CLK) / 1000);
351*4882a593Smuzhiyun printf("USDHC2 %8d kHz\n", mxc_get_clock(MXC_ESDHC2_CLK) / 1000);
352*4882a593Smuzhiyun printf("I2C4 %8d kHz\n", mxc_get_clock(MXC_I2C_CLK) / 1000);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun addr = (u32) clock_init;
355*4882a593Smuzhiyun printf("[%s] addr = 0x%08X\r\n", __func__, addr);
356*4882a593Smuzhiyun scg_a7_info();
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun U_BOOT_CMD(
362*4882a593Smuzhiyun clocks, CONFIG_SYS_MAXARGS, 1, do_mx7_showclocks,
363*4882a593Smuzhiyun "display clocks",
364*4882a593Smuzhiyun ""
365*4882a593Smuzhiyun );
366