1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017 Armadeus Systems
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <asm/arch/clock.h>
8*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
9*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
10*4882a593Smuzhiyun #include <asm/arch/iomux.h>
11*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
12*4882a593Smuzhiyun #include <asm/arch/mx6ul_pins.h>
13*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <environment.h>
19*4882a593Smuzhiyun #include <fsl_esdhc.h>
20*4882a593Smuzhiyun #include <mmc.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
25*4882a593Smuzhiyun #include <miiphy.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define MDIO_PAD_CTRL ( \
28*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
29*4882a593Smuzhiyun PAD_CTL_DSE_40ohm \
30*4882a593Smuzhiyun )
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define ENET_PAD_CTRL_PU ( \
33*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
34*4882a593Smuzhiyun PAD_CTL_DSE_40ohm \
35*4882a593Smuzhiyun )
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define ENET_PAD_CTRL_PD ( \
38*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_SPEED_MED | \
39*4882a593Smuzhiyun PAD_CTL_DSE_40ohm \
40*4882a593Smuzhiyun )
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define ENET_CLK_PAD_CTRL ( \
43*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
44*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST \
45*4882a593Smuzhiyun )
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static iomux_v3_cfg_t const fec1_pads[] = {
48*4882a593Smuzhiyun MX6_PAD_GPIO1_IO06__ENET1_MDIO | MUX_PAD_CTRL(MDIO_PAD_CTRL),
49*4882a593Smuzhiyun MX6_PAD_GPIO1_IO07__ENET1_MDC | MUX_PAD_CTRL(MDIO_PAD_CTRL),
50*4882a593Smuzhiyun MX6_PAD_ENET1_RX_ER__ENET1_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
51*4882a593Smuzhiyun MX6_PAD_ENET1_RX_EN__ENET1_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
52*4882a593Smuzhiyun MX6_PAD_ENET1_RX_DATA1__ENET1_RDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
53*4882a593Smuzhiyun MX6_PAD_ENET1_RX_DATA0__ENET1_RDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
54*4882a593Smuzhiyun MX6_PAD_ENET1_TX_DATA0__ENET1_TDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL_PU),
55*4882a593Smuzhiyun MX6_PAD_ENET1_TX_DATA1__ENET1_TDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL_PU),
56*4882a593Smuzhiyun MX6_PAD_ENET1_TX_EN__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL_PU),
57*4882a593Smuzhiyun /* PHY Int */
58*4882a593Smuzhiyun MX6_PAD_NAND_DQS__GPIO4_IO16 | MUX_PAD_CTRL(ENET_PAD_CTRL_PU),
59*4882a593Smuzhiyun /* PHY Reset */
60*4882a593Smuzhiyun MX6_PAD_NAND_DATA00__GPIO4_IO02 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
61*4882a593Smuzhiyun MX6_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)64*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x8190);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (phydev->drv->config)
69*4882a593Smuzhiyun phydev->drv->config(phydev);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
board_eth_init(bd_t * bis)74*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
77*4882a593Smuzhiyun struct gpio_desc rst;
78*4882a593Smuzhiyun int ret;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Use 50M anatop loopback REF_CLK1 for ENET1,
81*4882a593Smuzhiyun * clear gpr1[13], set gpr1[17] */
82*4882a593Smuzhiyun clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC1_MASK,
83*4882a593Smuzhiyun IOMUX_GPR1_FEC1_CLOCK_MUX1_SEL_MASK);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun ret = enable_fec_anatop_clock(0, ENET_50MHZ);
86*4882a593Smuzhiyun if (ret)
87*4882a593Smuzhiyun return ret;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun enable_enet_clk(1);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun ret = dm_gpio_lookup_name("GPIO4_2", &rst);
94*4882a593Smuzhiyun if (ret) {
95*4882a593Smuzhiyun printf("Cannot get GPIO4_2\n");
96*4882a593Smuzhiyun return ret;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun ret = dm_gpio_request(&rst, "phy-rst");
100*4882a593Smuzhiyun if (ret) {
101*4882a593Smuzhiyun printf("Cannot request GPIO4_2\n");
102*4882a593Smuzhiyun return ret;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun dm_gpio_set_dir_flags(&rst, GPIOD_IS_OUT);
106*4882a593Smuzhiyun dm_gpio_set_value(&rst, 0);
107*4882a593Smuzhiyun udelay(1000);
108*4882a593Smuzhiyun dm_gpio_set_value(&rst, 1);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return fecmxc_initialize(bis);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun #endif /* CONFIG_FEC_MXC */
113*4882a593Smuzhiyun
board_init(void)114*4882a593Smuzhiyun int board_init(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun /* Address of boot parameters */
117*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
opos6ul_board_late_init(void)122*4882a593Smuzhiyun int __weak opos6ul_board_late_init(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
board_late_init(void)127*4882a593Smuzhiyun int board_late_init(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct src *psrc = (struct src *)SRC_BASE_ADDR;
130*4882a593Smuzhiyun unsigned reg = readl(&psrc->sbmr2);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* In bootstrap don't use the env vars */
133*4882a593Smuzhiyun if (((reg & 0x3000000) >> 24) == 0x1) {
134*4882a593Smuzhiyun set_default_env(NULL);
135*4882a593Smuzhiyun env_set("preboot", "");
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return opos6ul_board_late_init();
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)141*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
144*4882a593Smuzhiyun return cfg->esdhc_base == USDHC1_BASE_ADDR;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
dram_init(void)147*4882a593Smuzhiyun int dram_init(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun gd->ram_size = imx_ddr_size();
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
155*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
156*4882a593Smuzhiyun #include <asm/arch/opos6ul.h>
157*4882a593Smuzhiyun #include <linux/libfdt.h>
158*4882a593Smuzhiyun #include <spl.h>
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define USDHC_PAD_CTRL ( \
161*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_MED | \
162*4882a593Smuzhiyun PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST \
163*4882a593Smuzhiyun )
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[1] = {
166*4882a593Smuzhiyun {USDHC1_BASE_ADDR, 0, 8},
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc1_pads[] = {
170*4882a593Smuzhiyun MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
171*4882a593Smuzhiyun MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
172*4882a593Smuzhiyun MX6_PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
173*4882a593Smuzhiyun MX6_PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
174*4882a593Smuzhiyun MX6_PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
175*4882a593Smuzhiyun MX6_PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
176*4882a593Smuzhiyun MX6_PAD_NAND_READY_B__USDHC1_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
177*4882a593Smuzhiyun MX6_PAD_NAND_CE0_B__USDHC1_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
178*4882a593Smuzhiyun MX6_PAD_NAND_CE1_B__USDHC1_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
179*4882a593Smuzhiyun MX6_PAD_NAND_CLE__USDHC1_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
183*4882a593Smuzhiyun .grp_addds = 0x00000030,
184*4882a593Smuzhiyun .grp_ddrmode_ctl = 0x00020000,
185*4882a593Smuzhiyun .grp_b0ds = 0x00000030,
186*4882a593Smuzhiyun .grp_ctlds = 0x00000030,
187*4882a593Smuzhiyun .grp_b1ds = 0x00000030,
188*4882a593Smuzhiyun .grp_ddrpke = 0x00000000,
189*4882a593Smuzhiyun .grp_ddrmode = 0x00020000,
190*4882a593Smuzhiyun .grp_ddr_type = 0x000c0000,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
194*4882a593Smuzhiyun .dram_dqm0 = 0x00000030,
195*4882a593Smuzhiyun .dram_dqm1 = 0x00000030,
196*4882a593Smuzhiyun .dram_ras = 0x00000030,
197*4882a593Smuzhiyun .dram_cas = 0x00000030,
198*4882a593Smuzhiyun .dram_odt0 = 0x00000030,
199*4882a593Smuzhiyun .dram_odt1 = 0x00000030,
200*4882a593Smuzhiyun .dram_sdba2 = 0x00000000,
201*4882a593Smuzhiyun .dram_sdclk_0 = 0x00000008,
202*4882a593Smuzhiyun .dram_sdqs0 = 0x00000038,
203*4882a593Smuzhiyun .dram_sdqs1 = 0x00000030,
204*4882a593Smuzhiyun .dram_reset = 0x00000030,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static struct mx6_mmdc_calibration mx6_mmcd_calib = {
208*4882a593Smuzhiyun .p0_mpwldectrl0 = 0x00070007,
209*4882a593Smuzhiyun .p0_mpdgctrl0 = 0x41490145,
210*4882a593Smuzhiyun .p0_mprddlctl = 0x40404546,
211*4882a593Smuzhiyun .p0_mpwrdlctl = 0x4040524D,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun struct mx6_ddr_sysinfo ddr_sysinfo = {
215*4882a593Smuzhiyun .dsize = 0,
216*4882a593Smuzhiyun .cs_density = 20,
217*4882a593Smuzhiyun .ncs = 1,
218*4882a593Smuzhiyun .cs1_mirror = 0,
219*4882a593Smuzhiyun .rtt_wr = 2,
220*4882a593Smuzhiyun .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
221*4882a593Smuzhiyun .walat = 1, /* Write additional latency */
222*4882a593Smuzhiyun .ralat = 5, /* Read additional latency */
223*4882a593Smuzhiyun .mif3_mode = 3, /* Command prediction working mode */
224*4882a593Smuzhiyun .bi_on = 1, /* Bank interleaving enabled */
225*4882a593Smuzhiyun .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
226*4882a593Smuzhiyun .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
227*4882a593Smuzhiyun .ddr_type = DDR_TYPE_DDR3,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static struct mx6_ddr3_cfg mem_ddr = {
231*4882a593Smuzhiyun .mem_speed = 800,
232*4882a593Smuzhiyun .density = 2,
233*4882a593Smuzhiyun .width = 16,
234*4882a593Smuzhiyun .banks = 8,
235*4882a593Smuzhiyun .rowaddr = 14,
236*4882a593Smuzhiyun .coladdr = 10,
237*4882a593Smuzhiyun .pagesz = 2,
238*4882a593Smuzhiyun .trcd = 1500,
239*4882a593Smuzhiyun .trcmin = 5250,
240*4882a593Smuzhiyun .trasmin = 3750,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)243*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
246*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
247*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
ccgr_init(void)250*4882a593Smuzhiyun static void ccgr_init(void)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR0);
255*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR1);
256*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR2);
257*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR3);
258*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR4);
259*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR5);
260*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR6);
261*4882a593Smuzhiyun writel(0xFFFFFFFF, &ccm->CCGR7);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
spl_dram_init(void)264*4882a593Smuzhiyun static void spl_dram_init(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
267*4882a593Smuzhiyun struct fuse_bank *bank = &ocotp->bank[4];
268*4882a593Smuzhiyun struct fuse_bank4_regs *fuse =
269*4882a593Smuzhiyun (struct fuse_bank4_regs *)bank->fuse_regs;
270*4882a593Smuzhiyun int reg = readl(&fuse->gp1);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* 512MB of RAM */
273*4882a593Smuzhiyun if (reg & 0x1) {
274*4882a593Smuzhiyun mem_ddr.density = 4;
275*4882a593Smuzhiyun mem_ddr.rowaddr = 15;
276*4882a593Smuzhiyun mem_ddr.trcd = 1375;
277*4882a593Smuzhiyun mem_ddr.trcmin = 4875;
278*4882a593Smuzhiyun mem_ddr.trasmin = 3500;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
282*4882a593Smuzhiyun mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
board_init_f(ulong dummy)285*4882a593Smuzhiyun void board_init_f(ulong dummy)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun ccgr_init();
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* setup AIPS and disable watchdog */
290*4882a593Smuzhiyun arch_cpu_init();
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* setup GP timer */
293*4882a593Smuzhiyun timer_init();
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* UART clocks enabled and gd valid - init serial console */
296*4882a593Smuzhiyun opos6ul_setup_uart_debug();
297*4882a593Smuzhiyun preloader_console_init();
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* DDR initialization */
300*4882a593Smuzhiyun spl_dram_init();
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
303