1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <div64.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
12*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun enum pll_clocks {
17*4882a593Smuzhiyun PLL_SYS, /* System PLL */
18*4882a593Smuzhiyun PLL_BUS, /* System Bus PLL*/
19*4882a593Smuzhiyun PLL_USBOTG, /* OTG USB PLL */
20*4882a593Smuzhiyun PLL_ENET, /* ENET PLL */
21*4882a593Smuzhiyun PLL_AUDIO, /* AUDIO PLL */
22*4882a593Smuzhiyun PLL_VIDEO, /* VIDEO PLL */
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #ifdef CONFIG_MXC_OCOTP
enable_ocotp_clk(unsigned char enable)28*4882a593Smuzhiyun void enable_ocotp_clk(unsigned char enable)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun u32 reg;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->CCGR2);
33*4882a593Smuzhiyun if (enable)
34*4882a593Smuzhiyun reg |= MXC_CCM_CCGR2_OCOTP_CTRL_MASK;
35*4882a593Smuzhiyun else
36*4882a593Smuzhiyun reg &= ~MXC_CCM_CCGR2_OCOTP_CTRL_MASK;
37*4882a593Smuzhiyun __raw_writel(reg, &imx_ccm->CCGR2);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
setup_gpmi_io_clk(u32 cfg)42*4882a593Smuzhiyun void setup_gpmi_io_clk(u32 cfg)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun /* Disable clocks per ERR007177 from MX6 errata */
45*4882a593Smuzhiyun clrbits_le32(&imx_ccm->CCGR4,
46*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
47*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
48*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
49*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
50*4882a593Smuzhiyun MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #if defined(CONFIG_MX6SX)
53*4882a593Smuzhiyun clrbits_le32(&imx_ccm->CCGR4, MXC_CCM_CCGR4_QSPI2_ENFC_MASK);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun clrsetbits_le32(&imx_ccm->cs2cdr,
56*4882a593Smuzhiyun MXC_CCM_CS2CDR_QSPI2_CLK_PODF_MASK |
57*4882a593Smuzhiyun MXC_CCM_CS2CDR_QSPI2_CLK_PRED_MASK |
58*4882a593Smuzhiyun MXC_CCM_CS2CDR_QSPI2_CLK_SEL_MASK,
59*4882a593Smuzhiyun cfg);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun setbits_le32(&imx_ccm->CCGR4, MXC_CCM_CCGR4_QSPI2_ENFC_MASK);
62*4882a593Smuzhiyun #else
63*4882a593Smuzhiyun clrbits_le32(&imx_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun clrsetbits_le32(&imx_ccm->cs2cdr,
66*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
67*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
68*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
69*4882a593Smuzhiyun cfg);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun setbits_le32(&imx_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun setbits_le32(&imx_ccm->CCGR4,
74*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
75*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
76*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
77*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
78*4882a593Smuzhiyun MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun
enable_usboh3_clk(unsigned char enable)82*4882a593Smuzhiyun void enable_usboh3_clk(unsigned char enable)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun u32 reg;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->CCGR6);
87*4882a593Smuzhiyun if (enable)
88*4882a593Smuzhiyun reg |= MXC_CCM_CCGR6_USBOH3_MASK;
89*4882a593Smuzhiyun else
90*4882a593Smuzhiyun reg &= ~(MXC_CCM_CCGR6_USBOH3_MASK);
91*4882a593Smuzhiyun __raw_writel(reg, &imx_ccm->CCGR6);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #if defined(CONFIG_FEC_MXC) && !defined(CONFIG_MX6SX)
enable_enet_clk(unsigned char enable)96*4882a593Smuzhiyun void enable_enet_clk(unsigned char enable)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun u32 mask, *addr;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (is_mx6ull()) {
101*4882a593Smuzhiyun mask = MXC_CCM_CCGR0_ENET_CLK_ENABLE_MASK;
102*4882a593Smuzhiyun addr = &imx_ccm->CCGR0;
103*4882a593Smuzhiyun } else if (is_mx6ul()) {
104*4882a593Smuzhiyun mask = MXC_CCM_CCGR3_ENET_MASK;
105*4882a593Smuzhiyun addr = &imx_ccm->CCGR3;
106*4882a593Smuzhiyun } else {
107*4882a593Smuzhiyun mask = MXC_CCM_CCGR1_ENET_MASK;
108*4882a593Smuzhiyun addr = &imx_ccm->CCGR1;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (enable)
112*4882a593Smuzhiyun setbits_le32(addr, mask);
113*4882a593Smuzhiyun else
114*4882a593Smuzhiyun clrbits_le32(addr, mask);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #ifdef CONFIG_MXC_UART
enable_uart_clk(unsigned char enable)119*4882a593Smuzhiyun void enable_uart_clk(unsigned char enable)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u32 mask;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (is_mx6ul() || is_mx6ull())
124*4882a593Smuzhiyun mask = MXC_CCM_CCGR5_UART_MASK;
125*4882a593Smuzhiyun else
126*4882a593Smuzhiyun mask = MXC_CCM_CCGR5_UART_MASK | MXC_CCM_CCGR5_UART_SERIAL_MASK;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (enable)
129*4882a593Smuzhiyun setbits_le32(&imx_ccm->CCGR5, mask);
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun clrbits_le32(&imx_ccm->CCGR5, mask);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #ifdef CONFIG_MMC
enable_usdhc_clk(unsigned char enable,unsigned bus_num)136*4882a593Smuzhiyun int enable_usdhc_clk(unsigned char enable, unsigned bus_num)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun u32 mask;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (bus_num > 3)
141*4882a593Smuzhiyun return -EINVAL;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun mask = MXC_CCM_CCGR_CG_MASK << (bus_num * 2 + 2);
144*4882a593Smuzhiyun if (enable)
145*4882a593Smuzhiyun setbits_le32(&imx_ccm->CCGR6, mask);
146*4882a593Smuzhiyun else
147*4882a593Smuzhiyun clrbits_le32(&imx_ccm->CCGR6, mask);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_MXC
154*4882a593Smuzhiyun /* i2c_num can be from 0 - 3 */
enable_i2c_clk(unsigned char enable,unsigned i2c_num)155*4882a593Smuzhiyun int enable_i2c_clk(unsigned char enable, unsigned i2c_num)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun u32 reg;
158*4882a593Smuzhiyun u32 mask;
159*4882a593Smuzhiyun u32 *addr;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (i2c_num > 3)
162*4882a593Smuzhiyun return -EINVAL;
163*4882a593Smuzhiyun if (i2c_num < 3) {
164*4882a593Smuzhiyun mask = MXC_CCM_CCGR_CG_MASK
165*4882a593Smuzhiyun << (MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET
166*4882a593Smuzhiyun + (i2c_num << 1));
167*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->CCGR2);
168*4882a593Smuzhiyun if (enable)
169*4882a593Smuzhiyun reg |= mask;
170*4882a593Smuzhiyun else
171*4882a593Smuzhiyun reg &= ~mask;
172*4882a593Smuzhiyun __raw_writel(reg, &imx_ccm->CCGR2);
173*4882a593Smuzhiyun } else {
174*4882a593Smuzhiyun if (is_mx6sll())
175*4882a593Smuzhiyun return -EINVAL;
176*4882a593Smuzhiyun if (is_mx6sx() || is_mx6ul() || is_mx6ull()) {
177*4882a593Smuzhiyun mask = MXC_CCM_CCGR6_I2C4_MASK;
178*4882a593Smuzhiyun addr = &imx_ccm->CCGR6;
179*4882a593Smuzhiyun } else {
180*4882a593Smuzhiyun mask = MXC_CCM_CCGR1_I2C4_SERIAL_MASK;
181*4882a593Smuzhiyun addr = &imx_ccm->CCGR1;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun reg = __raw_readl(addr);
184*4882a593Smuzhiyun if (enable)
185*4882a593Smuzhiyun reg |= mask;
186*4882a593Smuzhiyun else
187*4882a593Smuzhiyun reg &= ~mask;
188*4882a593Smuzhiyun __raw_writel(reg, addr);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* spi_num can be from 0 - SPI_MAX_NUM */
enable_spi_clk(unsigned char enable,unsigned spi_num)195*4882a593Smuzhiyun int enable_spi_clk(unsigned char enable, unsigned spi_num)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun u32 reg;
198*4882a593Smuzhiyun u32 mask;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (spi_num > SPI_MAX_NUM)
201*4882a593Smuzhiyun return -EINVAL;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun mask = MXC_CCM_CCGR_CG_MASK << (spi_num << 1);
204*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->CCGR1);
205*4882a593Smuzhiyun if (enable)
206*4882a593Smuzhiyun reg |= mask;
207*4882a593Smuzhiyun else
208*4882a593Smuzhiyun reg &= ~mask;
209*4882a593Smuzhiyun __raw_writel(reg, &imx_ccm->CCGR1);
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
decode_pll(enum pll_clocks pll,u32 infreq)212*4882a593Smuzhiyun static u32 decode_pll(enum pll_clocks pll, u32 infreq)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u32 div, test_div, pll_num, pll_denom;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun switch (pll) {
217*4882a593Smuzhiyun case PLL_SYS:
218*4882a593Smuzhiyun div = __raw_readl(&imx_ccm->analog_pll_sys);
219*4882a593Smuzhiyun div &= BM_ANADIG_PLL_SYS_DIV_SELECT;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return (infreq * div) >> 1;
222*4882a593Smuzhiyun case PLL_BUS:
223*4882a593Smuzhiyun div = __raw_readl(&imx_ccm->analog_pll_528);
224*4882a593Smuzhiyun div &= BM_ANADIG_PLL_528_DIV_SELECT;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return infreq * (20 + (div << 1));
227*4882a593Smuzhiyun case PLL_USBOTG:
228*4882a593Smuzhiyun div = __raw_readl(&imx_ccm->analog_usb1_pll_480_ctrl);
229*4882a593Smuzhiyun div &= BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return infreq * (20 + (div << 1));
232*4882a593Smuzhiyun case PLL_ENET:
233*4882a593Smuzhiyun div = __raw_readl(&imx_ccm->analog_pll_enet);
234*4882a593Smuzhiyun div &= BM_ANADIG_PLL_ENET_DIV_SELECT;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return 25000000 * (div + (div >> 1) + 1);
237*4882a593Smuzhiyun case PLL_AUDIO:
238*4882a593Smuzhiyun div = __raw_readl(&imx_ccm->analog_pll_audio);
239*4882a593Smuzhiyun if (!(div & BM_ANADIG_PLL_AUDIO_ENABLE))
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun /* BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC is ignored */
242*4882a593Smuzhiyun if (div & BM_ANADIG_PLL_AUDIO_BYPASS)
243*4882a593Smuzhiyun return MXC_HCLK;
244*4882a593Smuzhiyun pll_num = __raw_readl(&imx_ccm->analog_pll_audio_num);
245*4882a593Smuzhiyun pll_denom = __raw_readl(&imx_ccm->analog_pll_audio_denom);
246*4882a593Smuzhiyun test_div = (div & BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT) >>
247*4882a593Smuzhiyun BP_ANADIG_PLL_AUDIO_TEST_DIV_SELECT;
248*4882a593Smuzhiyun div &= BM_ANADIG_PLL_AUDIO_DIV_SELECT;
249*4882a593Smuzhiyun if (test_div == 3) {
250*4882a593Smuzhiyun debug("Error test_div\n");
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun test_div = 1 << (2 - test_div);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return infreq * (div + pll_num / pll_denom) / test_div;
256*4882a593Smuzhiyun case PLL_VIDEO:
257*4882a593Smuzhiyun div = __raw_readl(&imx_ccm->analog_pll_video);
258*4882a593Smuzhiyun if (!(div & BM_ANADIG_PLL_VIDEO_ENABLE))
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun /* BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC is ignored */
261*4882a593Smuzhiyun if (div & BM_ANADIG_PLL_VIDEO_BYPASS)
262*4882a593Smuzhiyun return MXC_HCLK;
263*4882a593Smuzhiyun pll_num = __raw_readl(&imx_ccm->analog_pll_video_num);
264*4882a593Smuzhiyun pll_denom = __raw_readl(&imx_ccm->analog_pll_video_denom);
265*4882a593Smuzhiyun test_div = (div & BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT) >>
266*4882a593Smuzhiyun BP_ANADIG_PLL_VIDEO_POST_DIV_SELECT;
267*4882a593Smuzhiyun div &= BM_ANADIG_PLL_VIDEO_DIV_SELECT;
268*4882a593Smuzhiyun if (test_div == 3) {
269*4882a593Smuzhiyun debug("Error test_div\n");
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun test_div = 1 << (2 - test_div);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return infreq * (div + pll_num / pll_denom) / test_div;
275*4882a593Smuzhiyun default:
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun /* NOTREACHED */
279*4882a593Smuzhiyun }
mxc_get_pll_pfd(enum pll_clocks pll,int pfd_num)280*4882a593Smuzhiyun static u32 mxc_get_pll_pfd(enum pll_clocks pll, int pfd_num)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun u32 div;
283*4882a593Smuzhiyun u64 freq;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun switch (pll) {
286*4882a593Smuzhiyun case PLL_BUS:
287*4882a593Smuzhiyun if (!is_mx6ul() && !is_mx6ull()) {
288*4882a593Smuzhiyun if (pfd_num == 3) {
289*4882a593Smuzhiyun /* No PFD3 on PLL2 */
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun div = __raw_readl(&imx_ccm->analog_pfd_528);
294*4882a593Smuzhiyun freq = (u64)decode_pll(PLL_BUS, MXC_HCLK);
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun case PLL_USBOTG:
297*4882a593Smuzhiyun div = __raw_readl(&imx_ccm->analog_pfd_480);
298*4882a593Smuzhiyun freq = (u64)decode_pll(PLL_USBOTG, MXC_HCLK);
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun default:
301*4882a593Smuzhiyun /* No PFD on other PLL */
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return lldiv(freq * 18, (div & ANATOP_PFD_FRAC_MASK(pfd_num)) >>
306*4882a593Smuzhiyun ANATOP_PFD_FRAC_SHIFT(pfd_num));
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
get_mcu_main_clk(void)309*4882a593Smuzhiyun static u32 get_mcu_main_clk(void)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun u32 reg, freq;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->cacrr);
314*4882a593Smuzhiyun reg &= MXC_CCM_CACRR_ARM_PODF_MASK;
315*4882a593Smuzhiyun reg >>= MXC_CCM_CACRR_ARM_PODF_OFFSET;
316*4882a593Smuzhiyun freq = decode_pll(PLL_SYS, MXC_HCLK);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return freq / (reg + 1);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
get_periph_clk(void)321*4882a593Smuzhiyun u32 get_periph_clk(void)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun u32 reg, div = 0, freq = 0;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->cbcdr);
326*4882a593Smuzhiyun if (reg & MXC_CCM_CBCDR_PERIPH_CLK_SEL) {
327*4882a593Smuzhiyun div = (reg & MXC_CCM_CBCDR_PERIPH_CLK2_PODF_MASK) >>
328*4882a593Smuzhiyun MXC_CCM_CBCDR_PERIPH_CLK2_PODF_OFFSET;
329*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->cbcmr);
330*4882a593Smuzhiyun reg &= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK;
331*4882a593Smuzhiyun reg >>= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun switch (reg) {
334*4882a593Smuzhiyun case 0:
335*4882a593Smuzhiyun freq = decode_pll(PLL_USBOTG, MXC_HCLK);
336*4882a593Smuzhiyun break;
337*4882a593Smuzhiyun case 1:
338*4882a593Smuzhiyun case 2:
339*4882a593Smuzhiyun freq = MXC_HCLK;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun default:
342*4882a593Smuzhiyun break;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun } else {
345*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->cbcmr);
346*4882a593Smuzhiyun reg &= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK;
347*4882a593Smuzhiyun reg >>= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun switch (reg) {
350*4882a593Smuzhiyun case 0:
351*4882a593Smuzhiyun freq = decode_pll(PLL_BUS, MXC_HCLK);
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun case 1:
354*4882a593Smuzhiyun freq = mxc_get_pll_pfd(PLL_BUS, 2);
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun case 2:
357*4882a593Smuzhiyun freq = mxc_get_pll_pfd(PLL_BUS, 0);
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun case 3:
360*4882a593Smuzhiyun /* static / 2 divider */
361*4882a593Smuzhiyun freq = mxc_get_pll_pfd(PLL_BUS, 2) / 2;
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun default:
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return freq / (div + 1);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
get_ipg_clk(void)371*4882a593Smuzhiyun static u32 get_ipg_clk(void)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun u32 reg, ipg_podf;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->cbcdr);
376*4882a593Smuzhiyun reg &= MXC_CCM_CBCDR_IPG_PODF_MASK;
377*4882a593Smuzhiyun ipg_podf = reg >> MXC_CCM_CBCDR_IPG_PODF_OFFSET;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return get_ahb_clk() / (ipg_podf + 1);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
get_ipg_per_clk(void)382*4882a593Smuzhiyun static u32 get_ipg_per_clk(void)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun u32 reg, perclk_podf;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->cscmr1);
387*4882a593Smuzhiyun if (is_mx6sll() || is_mx6sl() || is_mx6sx() ||
388*4882a593Smuzhiyun is_mx6dqp() || is_mx6ul() || is_mx6ull()) {
389*4882a593Smuzhiyun if (reg & MXC_CCM_CSCMR1_PER_CLK_SEL_MASK)
390*4882a593Smuzhiyun return MXC_HCLK; /* OSC 24Mhz */
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun perclk_podf = reg & MXC_CCM_CSCMR1_PERCLK_PODF_MASK;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return get_ipg_clk() / (perclk_podf + 1);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
get_uart_clk(void)398*4882a593Smuzhiyun static u32 get_uart_clk(void)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun u32 reg, uart_podf;
401*4882a593Smuzhiyun u32 freq = decode_pll(PLL_USBOTG, MXC_HCLK) / 6; /* static divider */
402*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->cscdr1);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (is_mx6sl() || is_mx6sx() || is_mx6dqp() || is_mx6ul() ||
405*4882a593Smuzhiyun is_mx6sll() || is_mx6ull()) {
406*4882a593Smuzhiyun if (reg & MXC_CCM_CSCDR1_UART_CLK_SEL)
407*4882a593Smuzhiyun freq = MXC_HCLK;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun reg &= MXC_CCM_CSCDR1_UART_CLK_PODF_MASK;
411*4882a593Smuzhiyun uart_podf = reg >> MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return freq / (uart_podf + 1);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
get_cspi_clk(void)416*4882a593Smuzhiyun static u32 get_cspi_clk(void)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun u32 reg, cspi_podf;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->cscdr2);
421*4882a593Smuzhiyun cspi_podf = (reg & MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK) >>
422*4882a593Smuzhiyun MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (is_mx6dqp() || is_mx6sl() || is_mx6sx() || is_mx6ul() ||
425*4882a593Smuzhiyun is_mx6sll() || is_mx6ull()) {
426*4882a593Smuzhiyun if (reg & MXC_CCM_CSCDR2_ECSPI_CLK_SEL_MASK)
427*4882a593Smuzhiyun return MXC_HCLK / (cspi_podf + 1);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun return decode_pll(PLL_USBOTG, MXC_HCLK) / (8 * (cspi_podf + 1));
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
get_axi_clk(void)433*4882a593Smuzhiyun static u32 get_axi_clk(void)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun u32 root_freq, axi_podf;
436*4882a593Smuzhiyun u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun axi_podf = cbcdr & MXC_CCM_CBCDR_AXI_PODF_MASK;
439*4882a593Smuzhiyun axi_podf >>= MXC_CCM_CBCDR_AXI_PODF_OFFSET;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (cbcdr & MXC_CCM_CBCDR_AXI_SEL) {
442*4882a593Smuzhiyun if (cbcdr & MXC_CCM_CBCDR_AXI_ALT_SEL)
443*4882a593Smuzhiyun root_freq = mxc_get_pll_pfd(PLL_USBOTG, 1);
444*4882a593Smuzhiyun else
445*4882a593Smuzhiyun root_freq = mxc_get_pll_pfd(PLL_BUS, 2);
446*4882a593Smuzhiyun } else
447*4882a593Smuzhiyun root_freq = get_periph_clk();
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return root_freq / (axi_podf + 1);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
get_emi_slow_clk(void)452*4882a593Smuzhiyun static u32 get_emi_slow_clk(void)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun u32 emi_clk_sel, emi_slow_podf, cscmr1, root_freq = 0;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun cscmr1 = __raw_readl(&imx_ccm->cscmr1);
457*4882a593Smuzhiyun emi_clk_sel = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK;
458*4882a593Smuzhiyun emi_clk_sel >>= MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET;
459*4882a593Smuzhiyun emi_slow_podf = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK;
460*4882a593Smuzhiyun emi_slow_podf >>= MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_OFFSET;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun switch (emi_clk_sel) {
463*4882a593Smuzhiyun case 0:
464*4882a593Smuzhiyun root_freq = get_axi_clk();
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun case 1:
467*4882a593Smuzhiyun root_freq = decode_pll(PLL_USBOTG, MXC_HCLK);
468*4882a593Smuzhiyun break;
469*4882a593Smuzhiyun case 2:
470*4882a593Smuzhiyun root_freq = mxc_get_pll_pfd(PLL_BUS, 2);
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun case 3:
473*4882a593Smuzhiyun root_freq = mxc_get_pll_pfd(PLL_BUS, 0);
474*4882a593Smuzhiyun break;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return root_freq / (emi_slow_podf + 1);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
get_mmdc_ch0_clk(void)480*4882a593Smuzhiyun static u32 get_mmdc_ch0_clk(void)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun u32 cbcmr = __raw_readl(&imx_ccm->cbcmr);
483*4882a593Smuzhiyun u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun u32 freq, podf, per2_clk2_podf, pmu_misc2_audio_div;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (is_mx6sx() || is_mx6ul() || is_mx6ull() || is_mx6sl() ||
488*4882a593Smuzhiyun is_mx6sll()) {
489*4882a593Smuzhiyun podf = (cbcdr & MXC_CCM_CBCDR_MMDC_CH1_PODF_MASK) >>
490*4882a593Smuzhiyun MXC_CCM_CBCDR_MMDC_CH1_PODF_OFFSET;
491*4882a593Smuzhiyun if (cbcdr & MXC_CCM_CBCDR_PERIPH2_CLK_SEL) {
492*4882a593Smuzhiyun per2_clk2_podf = (cbcdr & MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_MASK) >>
493*4882a593Smuzhiyun MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_OFFSET;
494*4882a593Smuzhiyun if (is_mx6sl()) {
495*4882a593Smuzhiyun if (cbcmr & MXC_CCM_CBCMR_PERIPH2_CLK2_SEL)
496*4882a593Smuzhiyun freq = MXC_HCLK;
497*4882a593Smuzhiyun else
498*4882a593Smuzhiyun freq = decode_pll(PLL_USBOTG, MXC_HCLK);
499*4882a593Smuzhiyun } else {
500*4882a593Smuzhiyun if (cbcmr & MXC_CCM_CBCMR_PERIPH2_CLK2_SEL)
501*4882a593Smuzhiyun freq = decode_pll(PLL_BUS, MXC_HCLK);
502*4882a593Smuzhiyun else
503*4882a593Smuzhiyun freq = decode_pll(PLL_USBOTG, MXC_HCLK);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun } else {
506*4882a593Smuzhiyun per2_clk2_podf = 0;
507*4882a593Smuzhiyun switch ((cbcmr &
508*4882a593Smuzhiyun MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK) >>
509*4882a593Smuzhiyun MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET) {
510*4882a593Smuzhiyun case 0:
511*4882a593Smuzhiyun freq = decode_pll(PLL_BUS, MXC_HCLK);
512*4882a593Smuzhiyun break;
513*4882a593Smuzhiyun case 1:
514*4882a593Smuzhiyun freq = mxc_get_pll_pfd(PLL_BUS, 2);
515*4882a593Smuzhiyun break;
516*4882a593Smuzhiyun case 2:
517*4882a593Smuzhiyun freq = mxc_get_pll_pfd(PLL_BUS, 0);
518*4882a593Smuzhiyun break;
519*4882a593Smuzhiyun case 3:
520*4882a593Smuzhiyun if (is_mx6sl()) {
521*4882a593Smuzhiyun freq = mxc_get_pll_pfd(PLL_BUS, 2) >> 1;
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun pmu_misc2_audio_div = PMU_MISC2_AUDIO_DIV(__raw_readl(&imx_ccm->pmu_misc2));
526*4882a593Smuzhiyun switch (pmu_misc2_audio_div) {
527*4882a593Smuzhiyun case 0:
528*4882a593Smuzhiyun case 2:
529*4882a593Smuzhiyun pmu_misc2_audio_div = 1;
530*4882a593Smuzhiyun break;
531*4882a593Smuzhiyun case 1:
532*4882a593Smuzhiyun pmu_misc2_audio_div = 2;
533*4882a593Smuzhiyun break;
534*4882a593Smuzhiyun case 3:
535*4882a593Smuzhiyun pmu_misc2_audio_div = 4;
536*4882a593Smuzhiyun break;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun freq = decode_pll(PLL_AUDIO, MXC_HCLK) /
539*4882a593Smuzhiyun pmu_misc2_audio_div;
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun return freq / (podf + 1) / (per2_clk2_podf + 1);
544*4882a593Smuzhiyun } else {
545*4882a593Smuzhiyun podf = (cbcdr & MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK) >>
546*4882a593Smuzhiyun MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET;
547*4882a593Smuzhiyun return get_periph_clk() / (podf + 1);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_MXS)
enable_pll_video(u32 pll_div,u32 pll_num,u32 pll_denom,u32 post_div)552*4882a593Smuzhiyun static int enable_pll_video(u32 pll_div, u32 pll_num, u32 pll_denom,
553*4882a593Smuzhiyun u32 post_div)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun u32 reg = 0;
556*4882a593Smuzhiyun ulong start;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun debug("pll5 div = %d, num = %d, denom = %d\n",
559*4882a593Smuzhiyun pll_div, pll_num, pll_denom);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* Power up PLL5 video */
562*4882a593Smuzhiyun writel(BM_ANADIG_PLL_VIDEO_POWERDOWN |
563*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_BYPASS |
564*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_DIV_SELECT |
565*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
566*4882a593Smuzhiyun &imx_ccm->analog_pll_video_clr);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* Set div, num and denom */
569*4882a593Smuzhiyun switch (post_div) {
570*4882a593Smuzhiyun case 1:
571*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_DIV_SELECT(pll_div) |
572*4882a593Smuzhiyun BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0x2),
573*4882a593Smuzhiyun &imx_ccm->analog_pll_video_set);
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun case 2:
576*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_DIV_SELECT(pll_div) |
577*4882a593Smuzhiyun BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0x1),
578*4882a593Smuzhiyun &imx_ccm->analog_pll_video_set);
579*4882a593Smuzhiyun break;
580*4882a593Smuzhiyun case 4:
581*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_DIV_SELECT(pll_div) |
582*4882a593Smuzhiyun BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0x0),
583*4882a593Smuzhiyun &imx_ccm->analog_pll_video_set);
584*4882a593Smuzhiyun break;
585*4882a593Smuzhiyun default:
586*4882a593Smuzhiyun puts("Wrong test_div!\n");
587*4882a593Smuzhiyun return -EINVAL;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_NUM_A(pll_num),
591*4882a593Smuzhiyun &imx_ccm->analog_pll_video_num);
592*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_DENOM_B(pll_denom),
593*4882a593Smuzhiyun &imx_ccm->analog_pll_video_denom);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Wait PLL5 lock */
596*4882a593Smuzhiyun start = get_timer(0); /* Get current timestamp */
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun do {
599*4882a593Smuzhiyun reg = readl(&imx_ccm->analog_pll_video);
600*4882a593Smuzhiyun if (reg & BM_ANADIG_PLL_VIDEO_LOCK) {
601*4882a593Smuzhiyun /* Enable PLL out */
602*4882a593Smuzhiyun writel(BM_ANADIG_PLL_VIDEO_ENABLE,
603*4882a593Smuzhiyun &imx_ccm->analog_pll_video_set);
604*4882a593Smuzhiyun return 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun } while (get_timer(0) < (start + 10)); /* Wait 10ms */
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun puts("Lock PLL5 timeout\n");
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return -ETIME;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /*
614*4882a593Smuzhiyun * 24M--> PLL_VIDEO -> LCDIFx_PRED -> LCDIFx_PODF -> LCD
615*4882a593Smuzhiyun *
616*4882a593Smuzhiyun * 'freq' using KHz as unit, see driver/video/mxsfb.c.
617*4882a593Smuzhiyun */
mxs_set_lcdclk(u32 base_addr,u32 freq)618*4882a593Smuzhiyun void mxs_set_lcdclk(u32 base_addr, u32 freq)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun u32 reg = 0;
621*4882a593Smuzhiyun u32 hck = MXC_HCLK / 1000;
622*4882a593Smuzhiyun /* DIV_SELECT ranges from 27 to 54 */
623*4882a593Smuzhiyun u32 min = hck * 27;
624*4882a593Smuzhiyun u32 max = hck * 54;
625*4882a593Smuzhiyun u32 temp, best = 0;
626*4882a593Smuzhiyun u32 i, j, max_pred = 8, max_postd = 8, pred = 1, postd = 1;
627*4882a593Smuzhiyun u32 pll_div, pll_num, pll_denom, post_div = 1;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun debug("mxs_set_lcdclk, freq = %dKHz\n", freq);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (!is_mx6sx() && !is_mx6ul() && !is_mx6ull() && !is_mx6sl() &&
632*4882a593Smuzhiyun !is_mx6sll()) {
633*4882a593Smuzhiyun debug("This chip not support lcd!\n");
634*4882a593Smuzhiyun return;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (!is_mx6sl()) {
638*4882a593Smuzhiyun if (base_addr == LCDIF1_BASE_ADDR) {
639*4882a593Smuzhiyun reg = readl(&imx_ccm->cscdr2);
640*4882a593Smuzhiyun /* Can't change clocks when clock not from pre-mux */
641*4882a593Smuzhiyun if ((reg & MXC_CCM_CSCDR2_LCDIF1_CLK_SEL_MASK) != 0)
642*4882a593Smuzhiyun return;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (is_mx6sx()) {
647*4882a593Smuzhiyun reg = readl(&imx_ccm->cscdr2);
648*4882a593Smuzhiyun /* Can't change clocks when clock not from pre-mux */
649*4882a593Smuzhiyun if ((reg & MXC_CCM_CSCDR2_LCDIF2_CLK_SEL_MASK) != 0)
650*4882a593Smuzhiyun return;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun temp = freq * max_pred * max_postd;
654*4882a593Smuzhiyun if (temp < min) {
655*4882a593Smuzhiyun /*
656*4882a593Smuzhiyun * Register: PLL_VIDEO
657*4882a593Smuzhiyun * Bit Field: POST_DIV_SELECT
658*4882a593Smuzhiyun * 00 — Divide by 4.
659*4882a593Smuzhiyun * 01 — Divide by 2.
660*4882a593Smuzhiyun * 10 — Divide by 1.
661*4882a593Smuzhiyun * 11 — Reserved
662*4882a593Smuzhiyun * No need to check post_div(1)
663*4882a593Smuzhiyun */
664*4882a593Smuzhiyun for (post_div = 2; post_div <= 4; post_div <<= 1) {
665*4882a593Smuzhiyun if ((temp * post_div) > min) {
666*4882a593Smuzhiyun freq *= post_div;
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun if (post_div > 4) {
672*4882a593Smuzhiyun printf("Fail to set rate to %dkhz", freq);
673*4882a593Smuzhiyun return;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* Choose the best pred and postd to match freq for lcd */
678*4882a593Smuzhiyun for (i = 1; i <= max_pred; i++) {
679*4882a593Smuzhiyun for (j = 1; j <= max_postd; j++) {
680*4882a593Smuzhiyun temp = freq * i * j;
681*4882a593Smuzhiyun if (temp > max || temp < min)
682*4882a593Smuzhiyun continue;
683*4882a593Smuzhiyun if (best == 0 || temp < best) {
684*4882a593Smuzhiyun best = temp;
685*4882a593Smuzhiyun pred = i;
686*4882a593Smuzhiyun postd = j;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (best == 0) {
692*4882a593Smuzhiyun printf("Fail to set rate to %dKHz", freq);
693*4882a593Smuzhiyun return;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun debug("best %d, pred = %d, postd = %d\n", best, pred, postd);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun pll_div = best / hck;
699*4882a593Smuzhiyun pll_denom = 1000000;
700*4882a593Smuzhiyun pll_num = (best - hck * pll_div) * pll_denom / hck;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /*
703*4882a593Smuzhiyun * pll_num
704*4882a593Smuzhiyun * (24MHz * (pll_div + --------- ))
705*4882a593Smuzhiyun * pll_denom
706*4882a593Smuzhiyun *freq KHz = --------------------------------
707*4882a593Smuzhiyun * post_div * pred * postd * 1000
708*4882a593Smuzhiyun */
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (base_addr == LCDIF1_BASE_ADDR) {
711*4882a593Smuzhiyun if (enable_pll_video(pll_div, pll_num, pll_denom, post_div))
712*4882a593Smuzhiyun return;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun enable_lcdif_clock(base_addr, 0);
715*4882a593Smuzhiyun if (!is_mx6sl()) {
716*4882a593Smuzhiyun /* Select pre-lcd clock to PLL5 and set pre divider */
717*4882a593Smuzhiyun clrsetbits_le32(&imx_ccm->cscdr2,
718*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF1_PRED_SEL_MASK |
719*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF1_PRE_DIV_MASK,
720*4882a593Smuzhiyun (0x2 << MXC_CCM_CSCDR2_LCDIF1_PRED_SEL_OFFSET) |
721*4882a593Smuzhiyun ((pred - 1) <<
722*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF1_PRE_DIV_OFFSET));
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* Set the post divider */
725*4882a593Smuzhiyun clrsetbits_le32(&imx_ccm->cbcmr,
726*4882a593Smuzhiyun MXC_CCM_CBCMR_LCDIF1_PODF_MASK,
727*4882a593Smuzhiyun ((postd - 1) <<
728*4882a593Smuzhiyun MXC_CCM_CBCMR_LCDIF1_PODF_OFFSET));
729*4882a593Smuzhiyun } else {
730*4882a593Smuzhiyun /* Select pre-lcd clock to PLL5 and set pre divider */
731*4882a593Smuzhiyun clrsetbits_le32(&imx_ccm->cscdr2,
732*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF_PIX_CLK_SEL_MASK |
733*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF_PIX_PRE_DIV_MASK,
734*4882a593Smuzhiyun (0x2 << MXC_CCM_CSCDR2_LCDIF_PIX_CLK_SEL_OFFSET) |
735*4882a593Smuzhiyun ((pred - 1) <<
736*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF_PIX_PRE_DIV_OFFSET));
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* Set the post divider */
739*4882a593Smuzhiyun clrsetbits_le32(&imx_ccm->cscmr1,
740*4882a593Smuzhiyun MXC_CCM_CSCMR1_LCDIF_PIX_PODF_MASK,
741*4882a593Smuzhiyun (((postd - 1)^0x6) <<
742*4882a593Smuzhiyun MXC_CCM_CSCMR1_LCDIF_PIX_PODF_OFFSET));
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun enable_lcdif_clock(base_addr, 1);
746*4882a593Smuzhiyun } else if (is_mx6sx()) {
747*4882a593Smuzhiyun /* Setting LCDIF2 for i.MX6SX */
748*4882a593Smuzhiyun if (enable_pll_video(pll_div, pll_num, pll_denom, post_div))
749*4882a593Smuzhiyun return;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun enable_lcdif_clock(base_addr, 0);
752*4882a593Smuzhiyun /* Select pre-lcd clock to PLL5 and set pre divider */
753*4882a593Smuzhiyun clrsetbits_le32(&imx_ccm->cscdr2,
754*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF2_PRED_SEL_MASK |
755*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF2_PRE_DIV_MASK,
756*4882a593Smuzhiyun (0x2 << MXC_CCM_CSCDR2_LCDIF2_PRED_SEL_OFFSET) |
757*4882a593Smuzhiyun ((pred - 1) <<
758*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF2_PRE_DIV_OFFSET));
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Set the post divider */
761*4882a593Smuzhiyun clrsetbits_le32(&imx_ccm->cscmr1,
762*4882a593Smuzhiyun MXC_CCM_CSCMR1_LCDIF2_PODF_MASK,
763*4882a593Smuzhiyun ((postd - 1) <<
764*4882a593Smuzhiyun MXC_CCM_CSCMR1_LCDIF2_PODF_OFFSET));
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun enable_lcdif_clock(base_addr, 1);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
enable_lcdif_clock(u32 base_addr,bool enable)770*4882a593Smuzhiyun int enable_lcdif_clock(u32 base_addr, bool enable)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun u32 reg = 0;
773*4882a593Smuzhiyun u32 lcdif_clk_sel_mask, lcdif_ccgr3_mask;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (is_mx6sx()) {
776*4882a593Smuzhiyun if ((base_addr != LCDIF1_BASE_ADDR) &&
777*4882a593Smuzhiyun (base_addr != LCDIF2_BASE_ADDR)) {
778*4882a593Smuzhiyun puts("Wrong LCD interface!\n");
779*4882a593Smuzhiyun return -EINVAL;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun /* Set to pre-mux clock at default */
782*4882a593Smuzhiyun lcdif_clk_sel_mask = (base_addr == LCDIF2_BASE_ADDR) ?
783*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF2_CLK_SEL_MASK :
784*4882a593Smuzhiyun MXC_CCM_CSCDR2_LCDIF1_CLK_SEL_MASK;
785*4882a593Smuzhiyun lcdif_ccgr3_mask = (base_addr == LCDIF2_BASE_ADDR) ?
786*4882a593Smuzhiyun (MXC_CCM_CCGR3_LCDIF2_PIX_MASK |
787*4882a593Smuzhiyun MXC_CCM_CCGR3_DISP_AXI_MASK) :
788*4882a593Smuzhiyun (MXC_CCM_CCGR3_LCDIF1_PIX_MASK |
789*4882a593Smuzhiyun MXC_CCM_CCGR3_DISP_AXI_MASK);
790*4882a593Smuzhiyun } else if (is_mx6ul() || is_mx6ull() || is_mx6sll()) {
791*4882a593Smuzhiyun if (base_addr != LCDIF1_BASE_ADDR) {
792*4882a593Smuzhiyun puts("Wrong LCD interface!\n");
793*4882a593Smuzhiyun return -EINVAL;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun /* Set to pre-mux clock at default */
796*4882a593Smuzhiyun lcdif_clk_sel_mask = MXC_CCM_CSCDR2_LCDIF1_CLK_SEL_MASK;
797*4882a593Smuzhiyun lcdif_ccgr3_mask = MXC_CCM_CCGR3_LCDIF1_PIX_MASK;
798*4882a593Smuzhiyun } else if (is_mx6sl()) {
799*4882a593Smuzhiyun if (base_addr != LCDIF1_BASE_ADDR) {
800*4882a593Smuzhiyun puts("Wrong LCD interface!\n");
801*4882a593Smuzhiyun return -EINVAL;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun reg = readl(&imx_ccm->CCGR3);
805*4882a593Smuzhiyun reg &= ~(MXC_CCM_CCGR3_LCDIF_AXI_MASK |
806*4882a593Smuzhiyun MXC_CCM_CCGR3_LCDIF_PIX_MASK);
807*4882a593Smuzhiyun writel(reg, &imx_ccm->CCGR3);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun if (enable) {
810*4882a593Smuzhiyun reg = readl(&imx_ccm->cscdr3);
811*4882a593Smuzhiyun reg &= ~MXC_CCM_CSCDR3_LCDIF_AXI_CLK_SEL_MASK;
812*4882a593Smuzhiyun reg |= 1 << MXC_CCM_CSCDR3_LCDIF_AXI_CLK_SEL_OFFSET;
813*4882a593Smuzhiyun writel(reg, &imx_ccm->cscdr3);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun reg = readl(&imx_ccm->CCGR3);
816*4882a593Smuzhiyun reg |= MXC_CCM_CCGR3_LCDIF_AXI_MASK |
817*4882a593Smuzhiyun MXC_CCM_CCGR3_LCDIF_PIX_MASK;
818*4882a593Smuzhiyun writel(reg, &imx_ccm->CCGR3);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun } else {
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Gate LCDIF clock first */
827*4882a593Smuzhiyun reg = readl(&imx_ccm->CCGR3);
828*4882a593Smuzhiyun reg &= ~lcdif_ccgr3_mask;
829*4882a593Smuzhiyun writel(reg, &imx_ccm->CCGR3);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun reg = readl(&imx_ccm->CCGR2);
832*4882a593Smuzhiyun reg &= ~MXC_CCM_CCGR2_LCD_MASK;
833*4882a593Smuzhiyun writel(reg, &imx_ccm->CCGR2);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun if (enable) {
836*4882a593Smuzhiyun /* Select pre-mux */
837*4882a593Smuzhiyun reg = readl(&imx_ccm->cscdr2);
838*4882a593Smuzhiyun reg &= ~lcdif_clk_sel_mask;
839*4882a593Smuzhiyun writel(reg, &imx_ccm->cscdr2);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* Enable the LCDIF pix clock */
842*4882a593Smuzhiyun reg = readl(&imx_ccm->CCGR3);
843*4882a593Smuzhiyun reg |= lcdif_ccgr3_mask;
844*4882a593Smuzhiyun writel(reg, &imx_ccm->CCGR3);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun reg = readl(&imx_ccm->CCGR2);
847*4882a593Smuzhiyun reg |= MXC_CCM_CCGR2_LCD_MASK;
848*4882a593Smuzhiyun writel(reg, &imx_ccm->CCGR2);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun return 0;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun #endif
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
856*4882a593Smuzhiyun /* qspi_num can be from 0 - 1 */
enable_qspi_clk(int qspi_num)857*4882a593Smuzhiyun void enable_qspi_clk(int qspi_num)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun u32 reg = 0;
860*4882a593Smuzhiyun /* Enable QuadSPI clock */
861*4882a593Smuzhiyun switch (qspi_num) {
862*4882a593Smuzhiyun case 0:
863*4882a593Smuzhiyun /* disable the clock gate */
864*4882a593Smuzhiyun clrbits_le32(&imx_ccm->CCGR3, MXC_CCM_CCGR3_QSPI1_MASK);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* set 50M : (50 = 396 / 2 / 4) */
867*4882a593Smuzhiyun reg = readl(&imx_ccm->cscmr1);
868*4882a593Smuzhiyun reg &= ~(MXC_CCM_CSCMR1_QSPI1_PODF_MASK |
869*4882a593Smuzhiyun MXC_CCM_CSCMR1_QSPI1_CLK_SEL_MASK);
870*4882a593Smuzhiyun reg |= ((1 << MXC_CCM_CSCMR1_QSPI1_PODF_OFFSET) |
871*4882a593Smuzhiyun (2 << MXC_CCM_CSCMR1_QSPI1_CLK_SEL_OFFSET));
872*4882a593Smuzhiyun writel(reg, &imx_ccm->cscmr1);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* enable the clock gate */
875*4882a593Smuzhiyun setbits_le32(&imx_ccm->CCGR3, MXC_CCM_CCGR3_QSPI1_MASK);
876*4882a593Smuzhiyun break;
877*4882a593Smuzhiyun case 1:
878*4882a593Smuzhiyun /*
879*4882a593Smuzhiyun * disable the clock gate
880*4882a593Smuzhiyun * QSPI2 and GPMI_BCH_INPUT_GPMI_IO share the same clock gate,
881*4882a593Smuzhiyun * disable both of them.
882*4882a593Smuzhiyun */
883*4882a593Smuzhiyun clrbits_le32(&imx_ccm->CCGR4, MXC_CCM_CCGR4_QSPI2_ENFC_MASK |
884*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* set 50M : (50 = 396 / 2 / 4) */
887*4882a593Smuzhiyun reg = readl(&imx_ccm->cs2cdr);
888*4882a593Smuzhiyun reg &= ~(MXC_CCM_CS2CDR_QSPI2_CLK_PODF_MASK |
889*4882a593Smuzhiyun MXC_CCM_CS2CDR_QSPI2_CLK_PRED_MASK |
890*4882a593Smuzhiyun MXC_CCM_CS2CDR_QSPI2_CLK_SEL_MASK);
891*4882a593Smuzhiyun reg |= (MXC_CCM_CS2CDR_QSPI2_CLK_PRED(0x1) |
892*4882a593Smuzhiyun MXC_CCM_CS2CDR_QSPI2_CLK_SEL(0x3));
893*4882a593Smuzhiyun writel(reg, &imx_ccm->cs2cdr);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /*enable the clock gate*/
896*4882a593Smuzhiyun setbits_le32(&imx_ccm->CCGR4, MXC_CCM_CCGR4_QSPI2_ENFC_MASK |
897*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK);
898*4882a593Smuzhiyun break;
899*4882a593Smuzhiyun default:
900*4882a593Smuzhiyun break;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun #endif
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
enable_fec_anatop_clock(int fec_id,enum enet_freq freq)906*4882a593Smuzhiyun int enable_fec_anatop_clock(int fec_id, enum enet_freq freq)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun u32 reg = 0;
909*4882a593Smuzhiyun s32 timeout = 100000;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun struct anatop_regs __iomem *anatop =
912*4882a593Smuzhiyun (struct anatop_regs __iomem *)ANATOP_BASE_ADDR;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (freq < ENET_25MHZ || freq > ENET_125MHZ)
915*4882a593Smuzhiyun return -EINVAL;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun reg = readl(&anatop->pll_enet);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (fec_id == 0) {
920*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_ENET_DIV_SELECT;
921*4882a593Smuzhiyun reg |= BF_ANADIG_PLL_ENET_DIV_SELECT(freq);
922*4882a593Smuzhiyun } else if (fec_id == 1) {
923*4882a593Smuzhiyun /* Only i.MX6SX/UL support ENET2 */
924*4882a593Smuzhiyun if (!(is_mx6sx() || is_mx6ul() || is_mx6ull()))
925*4882a593Smuzhiyun return -EINVAL;
926*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_ENET2_DIV_SELECT;
927*4882a593Smuzhiyun reg |= BF_ANADIG_PLL_ENET2_DIV_SELECT(freq);
928*4882a593Smuzhiyun } else {
929*4882a593Smuzhiyun return -EINVAL;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun if ((reg & BM_ANADIG_PLL_ENET_POWERDOWN) ||
933*4882a593Smuzhiyun (!(reg & BM_ANADIG_PLL_ENET_LOCK))) {
934*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_ENET_POWERDOWN;
935*4882a593Smuzhiyun writel(reg, &anatop->pll_enet);
936*4882a593Smuzhiyun while (timeout--) {
937*4882a593Smuzhiyun if (readl(&anatop->pll_enet) & BM_ANADIG_PLL_ENET_LOCK)
938*4882a593Smuzhiyun break;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun if (timeout < 0)
941*4882a593Smuzhiyun return -ETIMEDOUT;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Enable FEC clock */
945*4882a593Smuzhiyun if (fec_id == 0)
946*4882a593Smuzhiyun reg |= BM_ANADIG_PLL_ENET_ENABLE;
947*4882a593Smuzhiyun else
948*4882a593Smuzhiyun reg |= BM_ANADIG_PLL_ENET2_ENABLE;
949*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_ENET_BYPASS;
950*4882a593Smuzhiyun writel(reg, &anatop->pll_enet);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun #ifdef CONFIG_MX6SX
953*4882a593Smuzhiyun /* Disable enet system clcok before switching clock parent */
954*4882a593Smuzhiyun reg = readl(&imx_ccm->CCGR3);
955*4882a593Smuzhiyun reg &= ~MXC_CCM_CCGR3_ENET_MASK;
956*4882a593Smuzhiyun writel(reg, &imx_ccm->CCGR3);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun /*
959*4882a593Smuzhiyun * Set enet ahb clock to 200MHz
960*4882a593Smuzhiyun * pll2_pfd2_396m-> ENET_PODF-> ENET_AHB
961*4882a593Smuzhiyun */
962*4882a593Smuzhiyun reg = readl(&imx_ccm->chsccdr);
963*4882a593Smuzhiyun reg &= ~(MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_MASK
964*4882a593Smuzhiyun | MXC_CCM_CHSCCDR_ENET_PODF_MASK
965*4882a593Smuzhiyun | MXC_CCM_CHSCCDR_ENET_CLK_SEL_MASK);
966*4882a593Smuzhiyun /* PLL2 PFD2 */
967*4882a593Smuzhiyun reg |= (4 << MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_OFFSET);
968*4882a593Smuzhiyun /* Div = 2*/
969*4882a593Smuzhiyun reg |= (1 << MXC_CCM_CHSCCDR_ENET_PODF_OFFSET);
970*4882a593Smuzhiyun reg |= (0 << MXC_CCM_CHSCCDR_ENET_CLK_SEL_OFFSET);
971*4882a593Smuzhiyun writel(reg, &imx_ccm->chsccdr);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* Enable enet system clock */
974*4882a593Smuzhiyun reg = readl(&imx_ccm->CCGR3);
975*4882a593Smuzhiyun reg |= MXC_CCM_CCGR3_ENET_MASK;
976*4882a593Smuzhiyun writel(reg, &imx_ccm->CCGR3);
977*4882a593Smuzhiyun #endif
978*4882a593Smuzhiyun return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun #endif
981*4882a593Smuzhiyun
get_usdhc_clk(u32 port)982*4882a593Smuzhiyun static u32 get_usdhc_clk(u32 port)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun u32 root_freq = 0, usdhc_podf = 0, clk_sel = 0;
985*4882a593Smuzhiyun u32 cscmr1 = __raw_readl(&imx_ccm->cscmr1);
986*4882a593Smuzhiyun u32 cscdr1 = __raw_readl(&imx_ccm->cscdr1);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun if (is_mx6ul() || is_mx6ull()) {
989*4882a593Smuzhiyun if (port > 1)
990*4882a593Smuzhiyun return 0;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun if (is_mx6sll()) {
994*4882a593Smuzhiyun if (port > 2)
995*4882a593Smuzhiyun return 0;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun switch (port) {
999*4882a593Smuzhiyun case 0:
1000*4882a593Smuzhiyun usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC1_PODF_MASK) >>
1001*4882a593Smuzhiyun MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET;
1002*4882a593Smuzhiyun clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC1_CLK_SEL;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun break;
1005*4882a593Smuzhiyun case 1:
1006*4882a593Smuzhiyun usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC2_PODF_MASK) >>
1007*4882a593Smuzhiyun MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET;
1008*4882a593Smuzhiyun clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC2_CLK_SEL;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun break;
1011*4882a593Smuzhiyun case 2:
1012*4882a593Smuzhiyun usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC3_PODF_MASK) >>
1013*4882a593Smuzhiyun MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET;
1014*4882a593Smuzhiyun clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC3_CLK_SEL;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun break;
1017*4882a593Smuzhiyun case 3:
1018*4882a593Smuzhiyun usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC4_PODF_MASK) >>
1019*4882a593Smuzhiyun MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET;
1020*4882a593Smuzhiyun clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC4_CLK_SEL;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun break;
1023*4882a593Smuzhiyun default:
1024*4882a593Smuzhiyun break;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun if (clk_sel)
1028*4882a593Smuzhiyun root_freq = mxc_get_pll_pfd(PLL_BUS, 0);
1029*4882a593Smuzhiyun else
1030*4882a593Smuzhiyun root_freq = mxc_get_pll_pfd(PLL_BUS, 2);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun return root_freq / (usdhc_podf + 1);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
imx_get_uartclk(void)1035*4882a593Smuzhiyun u32 imx_get_uartclk(void)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun return get_uart_clk();
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
imx_get_fecclk(void)1040*4882a593Smuzhiyun u32 imx_get_fecclk(void)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun return mxc_get_clock(MXC_IPG_CLK);
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun #if defined(CONFIG_SATA) || defined(CONFIG_PCIE_IMX)
enable_enet_pll(uint32_t en)1046*4882a593Smuzhiyun static int enable_enet_pll(uint32_t en)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun struct mxc_ccm_reg *const imx_ccm
1049*4882a593Smuzhiyun = (struct mxc_ccm_reg *) CCM_BASE_ADDR;
1050*4882a593Smuzhiyun s32 timeout = 100000;
1051*4882a593Smuzhiyun u32 reg = 0;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /* Enable PLLs */
1054*4882a593Smuzhiyun reg = readl(&imx_ccm->analog_pll_enet);
1055*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_SYS_POWERDOWN;
1056*4882a593Smuzhiyun writel(reg, &imx_ccm->analog_pll_enet);
1057*4882a593Smuzhiyun reg |= BM_ANADIG_PLL_SYS_ENABLE;
1058*4882a593Smuzhiyun while (timeout--) {
1059*4882a593Smuzhiyun if (readl(&imx_ccm->analog_pll_enet) & BM_ANADIG_PLL_SYS_LOCK)
1060*4882a593Smuzhiyun break;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun if (timeout <= 0)
1063*4882a593Smuzhiyun return -EIO;
1064*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_SYS_BYPASS;
1065*4882a593Smuzhiyun writel(reg, &imx_ccm->analog_pll_enet);
1066*4882a593Smuzhiyun reg |= en;
1067*4882a593Smuzhiyun writel(reg, &imx_ccm->analog_pll_enet);
1068*4882a593Smuzhiyun return 0;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun #endif
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun #ifdef CONFIG_SATA
ungate_sata_clock(void)1073*4882a593Smuzhiyun static void ungate_sata_clock(void)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun struct mxc_ccm_reg *const imx_ccm =
1076*4882a593Smuzhiyun (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun /* Enable SATA clock. */
1079*4882a593Smuzhiyun setbits_le32(&imx_ccm->CCGR5, MXC_CCM_CCGR5_SATA_MASK);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
enable_sata_clock(void)1082*4882a593Smuzhiyun int enable_sata_clock(void)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun ungate_sata_clock();
1085*4882a593Smuzhiyun return enable_enet_pll(BM_ANADIG_PLL_ENET_ENABLE_SATA);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
disable_sata_clock(void)1088*4882a593Smuzhiyun void disable_sata_clock(void)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun struct mxc_ccm_reg *const imx_ccm =
1091*4882a593Smuzhiyun (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun clrbits_le32(&imx_ccm->CCGR5, MXC_CCM_CCGR5_SATA_MASK);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun #endif
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun #ifdef CONFIG_PCIE_IMX
ungate_pcie_clock(void)1098*4882a593Smuzhiyun static void ungate_pcie_clock(void)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct mxc_ccm_reg *const imx_ccm =
1101*4882a593Smuzhiyun (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /* Enable PCIe clock. */
1104*4882a593Smuzhiyun setbits_le32(&imx_ccm->CCGR4, MXC_CCM_CCGR4_PCIE_MASK);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
enable_pcie_clock(void)1107*4882a593Smuzhiyun int enable_pcie_clock(void)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun struct anatop_regs *anatop_regs =
1110*4882a593Smuzhiyun (struct anatop_regs *)ANATOP_BASE_ADDR;
1111*4882a593Smuzhiyun struct mxc_ccm_reg *ccm_regs = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1112*4882a593Smuzhiyun u32 lvds1_clk_sel;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /*
1115*4882a593Smuzhiyun * Here be dragons!
1116*4882a593Smuzhiyun *
1117*4882a593Smuzhiyun * The register ANATOP_MISC1 is not documented in the Freescale
1118*4882a593Smuzhiyun * MX6RM. The register that is mapped in the ANATOP space and
1119*4882a593Smuzhiyun * marked as ANATOP_MISC1 is actually documented in the PMU section
1120*4882a593Smuzhiyun * of the datasheet as PMU_MISC1.
1121*4882a593Smuzhiyun *
1122*4882a593Smuzhiyun * Switch LVDS clock source to SATA (0xb) on mx6q/dl or PCI (0xa) on
1123*4882a593Smuzhiyun * mx6sx, disable clock INPUT and enable clock OUTPUT. This is important
1124*4882a593Smuzhiyun * for PCI express link that is clocked from the i.MX6.
1125*4882a593Smuzhiyun */
1126*4882a593Smuzhiyun #define ANADIG_ANA_MISC1_LVDSCLK1_IBEN (1 << 12)
1127*4882a593Smuzhiyun #define ANADIG_ANA_MISC1_LVDSCLK1_OBEN (1 << 10)
1128*4882a593Smuzhiyun #define ANADIG_ANA_MISC1_LVDS1_CLK_SEL_MASK 0x0000001F
1129*4882a593Smuzhiyun #define ANADIG_ANA_MISC1_LVDS1_CLK_SEL_PCIE_REF 0xa
1130*4882a593Smuzhiyun #define ANADIG_ANA_MISC1_LVDS1_CLK_SEL_SATA_REF 0xb
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun if (is_mx6sx())
1133*4882a593Smuzhiyun lvds1_clk_sel = ANADIG_ANA_MISC1_LVDS1_CLK_SEL_PCIE_REF;
1134*4882a593Smuzhiyun else
1135*4882a593Smuzhiyun lvds1_clk_sel = ANADIG_ANA_MISC1_LVDS1_CLK_SEL_SATA_REF;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun clrsetbits_le32(&anatop_regs->ana_misc1,
1138*4882a593Smuzhiyun ANADIG_ANA_MISC1_LVDSCLK1_IBEN |
1139*4882a593Smuzhiyun ANADIG_ANA_MISC1_LVDS1_CLK_SEL_MASK,
1140*4882a593Smuzhiyun ANADIG_ANA_MISC1_LVDSCLK1_OBEN | lvds1_clk_sel);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* PCIe reference clock sourced from AXI. */
1143*4882a593Smuzhiyun clrbits_le32(&ccm_regs->cbcmr, MXC_CCM_CBCMR_PCIE_AXI_CLK_SEL);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun /* Party time! Ungate the clock to the PCIe. */
1146*4882a593Smuzhiyun #ifdef CONFIG_SATA
1147*4882a593Smuzhiyun ungate_sata_clock();
1148*4882a593Smuzhiyun #endif
1149*4882a593Smuzhiyun ungate_pcie_clock();
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun return enable_enet_pll(BM_ANADIG_PLL_ENET_ENABLE_SATA |
1152*4882a593Smuzhiyun BM_ANADIG_PLL_ENET_ENABLE_PCIE);
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun #endif
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT
hab_caam_clock_enable(unsigned char enable)1157*4882a593Smuzhiyun void hab_caam_clock_enable(unsigned char enable)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun u32 reg;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun if (is_mx6ull() || is_mx6sll()) {
1162*4882a593Smuzhiyun /* CG5, DCP clock */
1163*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->CCGR0);
1164*4882a593Smuzhiyun if (enable)
1165*4882a593Smuzhiyun reg |= MXC_CCM_CCGR0_DCP_CLK_MASK;
1166*4882a593Smuzhiyun else
1167*4882a593Smuzhiyun reg &= ~MXC_CCM_CCGR0_DCP_CLK_MASK;
1168*4882a593Smuzhiyun __raw_writel(reg, &imx_ccm->CCGR0);
1169*4882a593Smuzhiyun } else {
1170*4882a593Smuzhiyun /* CG4 ~ CG6, CAAM clocks */
1171*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->CCGR0);
1172*4882a593Smuzhiyun if (enable)
1173*4882a593Smuzhiyun reg |= (MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_MASK |
1174*4882a593Smuzhiyun MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_MASK |
1175*4882a593Smuzhiyun MXC_CCM_CCGR0_CAAM_SECURE_MEM_MASK);
1176*4882a593Smuzhiyun else
1177*4882a593Smuzhiyun reg &= ~(MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_MASK |
1178*4882a593Smuzhiyun MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_MASK |
1179*4882a593Smuzhiyun MXC_CCM_CCGR0_CAAM_SECURE_MEM_MASK);
1180*4882a593Smuzhiyun __raw_writel(reg, &imx_ccm->CCGR0);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* EMI slow clk */
1184*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->CCGR6);
1185*4882a593Smuzhiyun if (enable)
1186*4882a593Smuzhiyun reg |= MXC_CCM_CCGR6_EMI_SLOW_MASK;
1187*4882a593Smuzhiyun else
1188*4882a593Smuzhiyun reg &= ~MXC_CCM_CCGR6_EMI_SLOW_MASK;
1189*4882a593Smuzhiyun __raw_writel(reg, &imx_ccm->CCGR6);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun #endif
1192*4882a593Smuzhiyun
enable_pll3(void)1193*4882a593Smuzhiyun static void enable_pll3(void)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun struct anatop_regs __iomem *anatop =
1196*4882a593Smuzhiyun (struct anatop_regs __iomem *)ANATOP_BASE_ADDR;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* make sure pll3 is enabled */
1199*4882a593Smuzhiyun if ((readl(&anatop->usb1_pll_480_ctrl) &
1200*4882a593Smuzhiyun BM_ANADIG_USB1_PLL_480_CTRL_LOCK) == 0) {
1201*4882a593Smuzhiyun /* enable pll's power */
1202*4882a593Smuzhiyun writel(BM_ANADIG_USB1_PLL_480_CTRL_POWER,
1203*4882a593Smuzhiyun &anatop->usb1_pll_480_ctrl_set);
1204*4882a593Smuzhiyun writel(0x80, &anatop->ana_misc2_clr);
1205*4882a593Smuzhiyun /* wait for pll lock */
1206*4882a593Smuzhiyun while ((readl(&anatop->usb1_pll_480_ctrl) &
1207*4882a593Smuzhiyun BM_ANADIG_USB1_PLL_480_CTRL_LOCK) == 0)
1208*4882a593Smuzhiyun ;
1209*4882a593Smuzhiyun /* disable bypass */
1210*4882a593Smuzhiyun writel(BM_ANADIG_USB1_PLL_480_CTRL_BYPASS,
1211*4882a593Smuzhiyun &anatop->usb1_pll_480_ctrl_clr);
1212*4882a593Smuzhiyun /* enable pll output */
1213*4882a593Smuzhiyun writel(BM_ANADIG_USB1_PLL_480_CTRL_ENABLE,
1214*4882a593Smuzhiyun &anatop->usb1_pll_480_ctrl_set);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
enable_thermal_clk(void)1218*4882a593Smuzhiyun void enable_thermal_clk(void)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun enable_pll3();
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
mxc_get_clock(enum mxc_clock clk)1223*4882a593Smuzhiyun unsigned int mxc_get_clock(enum mxc_clock clk)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun switch (clk) {
1226*4882a593Smuzhiyun case MXC_ARM_CLK:
1227*4882a593Smuzhiyun return get_mcu_main_clk();
1228*4882a593Smuzhiyun case MXC_PER_CLK:
1229*4882a593Smuzhiyun return get_periph_clk();
1230*4882a593Smuzhiyun case MXC_AHB_CLK:
1231*4882a593Smuzhiyun return get_ahb_clk();
1232*4882a593Smuzhiyun case MXC_IPG_CLK:
1233*4882a593Smuzhiyun return get_ipg_clk();
1234*4882a593Smuzhiyun case MXC_IPG_PERCLK:
1235*4882a593Smuzhiyun case MXC_I2C_CLK:
1236*4882a593Smuzhiyun return get_ipg_per_clk();
1237*4882a593Smuzhiyun case MXC_UART_CLK:
1238*4882a593Smuzhiyun return get_uart_clk();
1239*4882a593Smuzhiyun case MXC_CSPI_CLK:
1240*4882a593Smuzhiyun return get_cspi_clk();
1241*4882a593Smuzhiyun case MXC_AXI_CLK:
1242*4882a593Smuzhiyun return get_axi_clk();
1243*4882a593Smuzhiyun case MXC_EMI_SLOW_CLK:
1244*4882a593Smuzhiyun return get_emi_slow_clk();
1245*4882a593Smuzhiyun case MXC_DDR_CLK:
1246*4882a593Smuzhiyun return get_mmdc_ch0_clk();
1247*4882a593Smuzhiyun case MXC_ESDHC_CLK:
1248*4882a593Smuzhiyun return get_usdhc_clk(0);
1249*4882a593Smuzhiyun case MXC_ESDHC2_CLK:
1250*4882a593Smuzhiyun return get_usdhc_clk(1);
1251*4882a593Smuzhiyun case MXC_ESDHC3_CLK:
1252*4882a593Smuzhiyun return get_usdhc_clk(2);
1253*4882a593Smuzhiyun case MXC_ESDHC4_CLK:
1254*4882a593Smuzhiyun return get_usdhc_clk(3);
1255*4882a593Smuzhiyun case MXC_SATA_CLK:
1256*4882a593Smuzhiyun return get_ahb_clk();
1257*4882a593Smuzhiyun default:
1258*4882a593Smuzhiyun printf("Unsupported MXC CLK: %d\n", clk);
1259*4882a593Smuzhiyun break;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun return 0;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun /*
1266*4882a593Smuzhiyun * Dump some core clockes.
1267*4882a593Smuzhiyun */
do_mx6_showclocks(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])1268*4882a593Smuzhiyun int do_mx6_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun u32 freq;
1271*4882a593Smuzhiyun freq = decode_pll(PLL_SYS, MXC_HCLK);
1272*4882a593Smuzhiyun printf("PLL_SYS %8d MHz\n", freq / 1000000);
1273*4882a593Smuzhiyun freq = decode_pll(PLL_BUS, MXC_HCLK);
1274*4882a593Smuzhiyun printf("PLL_BUS %8d MHz\n", freq / 1000000);
1275*4882a593Smuzhiyun freq = decode_pll(PLL_USBOTG, MXC_HCLK);
1276*4882a593Smuzhiyun printf("PLL_OTG %8d MHz\n", freq / 1000000);
1277*4882a593Smuzhiyun freq = decode_pll(PLL_ENET, MXC_HCLK);
1278*4882a593Smuzhiyun printf("PLL_NET %8d MHz\n", freq / 1000000);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun printf("\n");
1281*4882a593Smuzhiyun printf("ARM %8d kHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000);
1282*4882a593Smuzhiyun printf("IPG %8d kHz\n", mxc_get_clock(MXC_IPG_CLK) / 1000);
1283*4882a593Smuzhiyun printf("UART %8d kHz\n", mxc_get_clock(MXC_UART_CLK) / 1000);
1284*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
1285*4882a593Smuzhiyun printf("CSPI %8d kHz\n", mxc_get_clock(MXC_CSPI_CLK) / 1000);
1286*4882a593Smuzhiyun #endif
1287*4882a593Smuzhiyun printf("AHB %8d kHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000);
1288*4882a593Smuzhiyun printf("AXI %8d kHz\n", mxc_get_clock(MXC_AXI_CLK) / 1000);
1289*4882a593Smuzhiyun printf("DDR %8d kHz\n", mxc_get_clock(MXC_DDR_CLK) / 1000);
1290*4882a593Smuzhiyun printf("USDHC1 %8d kHz\n", mxc_get_clock(MXC_ESDHC_CLK) / 1000);
1291*4882a593Smuzhiyun printf("USDHC2 %8d kHz\n", mxc_get_clock(MXC_ESDHC2_CLK) / 1000);
1292*4882a593Smuzhiyun printf("USDHC3 %8d kHz\n", mxc_get_clock(MXC_ESDHC3_CLK) / 1000);
1293*4882a593Smuzhiyun printf("USDHC4 %8d kHz\n", mxc_get_clock(MXC_ESDHC4_CLK) / 1000);
1294*4882a593Smuzhiyun printf("EMI SLOW %8d kHz\n", mxc_get_clock(MXC_EMI_SLOW_CLK) / 1000);
1295*4882a593Smuzhiyun printf("IPG PERCLK %8d kHz\n", mxc_get_clock(MXC_IPG_PERCLK) / 1000);
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun return 0;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun #ifndef CONFIG_MX6SX
enable_ipu_clock(void)1301*4882a593Smuzhiyun void enable_ipu_clock(void)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1304*4882a593Smuzhiyun int reg;
1305*4882a593Smuzhiyun reg = readl(&mxc_ccm->CCGR3);
1306*4882a593Smuzhiyun reg |= MXC_CCM_CCGR3_IPU1_IPU_MASK;
1307*4882a593Smuzhiyun writel(reg, &mxc_ccm->CCGR3);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun if (is_mx6dqp()) {
1310*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR6, MXC_CCM_CCGR6_PRG_CLK0_MASK);
1311*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_IPU2_IPU_MASK);
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun #endif
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun #if defined(CONFIG_MX6Q) || defined(CONFIG_MX6D) || defined(CONFIG_MX6DL) || \
1317*4882a593Smuzhiyun defined(CONFIG_MX6S)
disable_ldb_di_clock_sources(void)1318*4882a593Smuzhiyun static void disable_ldb_di_clock_sources(void)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1321*4882a593Smuzhiyun int reg;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun /* Make sure PFDs are disabled at boot. */
1324*4882a593Smuzhiyun reg = readl(&mxc_ccm->analog_pfd_528);
1325*4882a593Smuzhiyun /* Cannot disable pll2_pfd2_396M, as it is the MMDC clock in iMX6DL */
1326*4882a593Smuzhiyun if (is_mx6sdl())
1327*4882a593Smuzhiyun reg |= 0x80008080;
1328*4882a593Smuzhiyun else
1329*4882a593Smuzhiyun reg |= 0x80808080;
1330*4882a593Smuzhiyun writel(reg, &mxc_ccm->analog_pfd_528);
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /* Disable PLL3 PFDs */
1333*4882a593Smuzhiyun reg = readl(&mxc_ccm->analog_pfd_480);
1334*4882a593Smuzhiyun reg |= 0x80808080;
1335*4882a593Smuzhiyun writel(reg, &mxc_ccm->analog_pfd_480);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun /* Disable PLL5 */
1338*4882a593Smuzhiyun reg = readl(&mxc_ccm->analog_pll_video);
1339*4882a593Smuzhiyun reg &= ~(1 << 13);
1340*4882a593Smuzhiyun writel(reg, &mxc_ccm->analog_pll_video);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun
enable_ldb_di_clock_sources(void)1343*4882a593Smuzhiyun static void enable_ldb_di_clock_sources(void)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1346*4882a593Smuzhiyun int reg;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun reg = readl(&mxc_ccm->analog_pfd_528);
1349*4882a593Smuzhiyun if (is_mx6sdl())
1350*4882a593Smuzhiyun reg &= ~(0x80008080);
1351*4882a593Smuzhiyun else
1352*4882a593Smuzhiyun reg &= ~(0x80808080);
1353*4882a593Smuzhiyun writel(reg, &mxc_ccm->analog_pfd_528);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun reg = readl(&mxc_ccm->analog_pfd_480);
1356*4882a593Smuzhiyun reg &= ~(0x80808080);
1357*4882a593Smuzhiyun writel(reg, &mxc_ccm->analog_pfd_480);
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun /*
1361*4882a593Smuzhiyun * Try call this function as early in the boot process as possible since the
1362*4882a593Smuzhiyun * function temporarily disables PLL2 PFD's, PLL3 PFD's and PLL5.
1363*4882a593Smuzhiyun */
select_ldb_di_clock_source(enum ldb_di_clock clk)1364*4882a593Smuzhiyun void select_ldb_di_clock_source(enum ldb_di_clock clk)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
1367*4882a593Smuzhiyun int reg;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun /*
1370*4882a593Smuzhiyun * Need to follow a strict procedure when changing the LDB
1371*4882a593Smuzhiyun * clock, else we can introduce a glitch. Things to keep in
1372*4882a593Smuzhiyun * mind:
1373*4882a593Smuzhiyun * 1. The current and new parent clocks must be disabled.
1374*4882a593Smuzhiyun * 2. The default clock for ldb_dio_clk is mmdc_ch1 which has
1375*4882a593Smuzhiyun * no CG bit.
1376*4882a593Smuzhiyun * 3. In the RTL implementation of the LDB_DI_CLK_SEL mux
1377*4882a593Smuzhiyun * the top four options are in one mux and the PLL3 option along
1378*4882a593Smuzhiyun * with another option is in the second mux. There is third mux
1379*4882a593Smuzhiyun * used to decide between the first and second mux.
1380*4882a593Smuzhiyun * The code below switches the parent to the bottom mux first
1381*4882a593Smuzhiyun * and then manipulates the top mux. This ensures that no glitch
1382*4882a593Smuzhiyun * will enter the divider.
1383*4882a593Smuzhiyun *
1384*4882a593Smuzhiyun * Need to disable MMDC_CH1 clock manually as there is no CG bit
1385*4882a593Smuzhiyun * for this clock. The only way to disable this clock is to move
1386*4882a593Smuzhiyun * it to pll3_sw_clk and then to disable pll3_sw_clk
1387*4882a593Smuzhiyun * Make sure periph2_clk2_sel is set to pll3_sw_clk
1388*4882a593Smuzhiyun */
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /* Disable all ldb_di clock parents */
1391*4882a593Smuzhiyun disable_ldb_di_clock_sources();
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /* Set MMDC_CH1 mask bit */
1394*4882a593Smuzhiyun reg = readl(&mxc_ccm->ccdr);
1395*4882a593Smuzhiyun reg |= MXC_CCM_CCDR_MMDC_CH1_HS_MASK;
1396*4882a593Smuzhiyun writel(reg, &mxc_ccm->ccdr);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /* Set periph2_clk2_sel to be sourced from PLL3_sw_clk */
1399*4882a593Smuzhiyun reg = readl(&mxc_ccm->cbcmr);
1400*4882a593Smuzhiyun reg &= ~MXC_CCM_CBCMR_PERIPH2_CLK2_SEL;
1401*4882a593Smuzhiyun writel(reg, &mxc_ccm->cbcmr);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun /*
1404*4882a593Smuzhiyun * Set the periph2_clk_sel to the top mux so that
1405*4882a593Smuzhiyun * mmdc_ch1 is from pll3_sw_clk.
1406*4882a593Smuzhiyun */
1407*4882a593Smuzhiyun reg = readl(&mxc_ccm->cbcdr);
1408*4882a593Smuzhiyun reg |= MXC_CCM_CBCDR_PERIPH2_CLK_SEL;
1409*4882a593Smuzhiyun writel(reg, &mxc_ccm->cbcdr);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* Wait for the clock switch */
1412*4882a593Smuzhiyun while (readl(&mxc_ccm->cdhipr))
1413*4882a593Smuzhiyun ;
1414*4882a593Smuzhiyun /* Disable pll3_sw_clk by selecting bypass clock source */
1415*4882a593Smuzhiyun reg = readl(&mxc_ccm->ccsr);
1416*4882a593Smuzhiyun reg |= MXC_CCM_CCSR_PLL3_SW_CLK_SEL;
1417*4882a593Smuzhiyun writel(reg, &mxc_ccm->ccsr);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* Set the ldb_di0_clk and ldb_di1_clk to 111b */
1420*4882a593Smuzhiyun reg = readl(&mxc_ccm->cs2cdr);
1421*4882a593Smuzhiyun reg |= ((7 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET)
1422*4882a593Smuzhiyun | (7 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET));
1423*4882a593Smuzhiyun writel(reg, &mxc_ccm->cs2cdr);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun /* Set the ldb_di0_clk and ldb_di1_clk to 100b */
1426*4882a593Smuzhiyun reg = readl(&mxc_ccm->cs2cdr);
1427*4882a593Smuzhiyun reg &= ~(MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK
1428*4882a593Smuzhiyun | MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK);
1429*4882a593Smuzhiyun reg |= ((4 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET)
1430*4882a593Smuzhiyun | (4 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET));
1431*4882a593Smuzhiyun writel(reg, &mxc_ccm->cs2cdr);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun /* Set the ldb_di0_clk and ldb_di1_clk to desired source */
1434*4882a593Smuzhiyun reg = readl(&mxc_ccm->cs2cdr);
1435*4882a593Smuzhiyun reg &= ~(MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK
1436*4882a593Smuzhiyun | MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK);
1437*4882a593Smuzhiyun reg |= ((clk << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET)
1438*4882a593Smuzhiyun | (clk << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET));
1439*4882a593Smuzhiyun writel(reg, &mxc_ccm->cs2cdr);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* Unbypass pll3_sw_clk */
1442*4882a593Smuzhiyun reg = readl(&mxc_ccm->ccsr);
1443*4882a593Smuzhiyun reg &= ~MXC_CCM_CCSR_PLL3_SW_CLK_SEL;
1444*4882a593Smuzhiyun writel(reg, &mxc_ccm->ccsr);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun /*
1447*4882a593Smuzhiyun * Set the periph2_clk_sel back to the bottom mux so that
1448*4882a593Smuzhiyun * mmdc_ch1 is from its original parent.
1449*4882a593Smuzhiyun */
1450*4882a593Smuzhiyun reg = readl(&mxc_ccm->cbcdr);
1451*4882a593Smuzhiyun reg &= ~MXC_CCM_CBCDR_PERIPH2_CLK_SEL;
1452*4882a593Smuzhiyun writel(reg, &mxc_ccm->cbcdr);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* Wait for the clock switch */
1455*4882a593Smuzhiyun while (readl(&mxc_ccm->cdhipr))
1456*4882a593Smuzhiyun ;
1457*4882a593Smuzhiyun /* Clear MMDC_CH1 mask bit */
1458*4882a593Smuzhiyun reg = readl(&mxc_ccm->ccdr);
1459*4882a593Smuzhiyun reg &= ~MXC_CCM_CCDR_MMDC_CH1_HS_MASK;
1460*4882a593Smuzhiyun writel(reg, &mxc_ccm->ccdr);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun enable_ldb_di_clock_sources();
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun #endif
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
enable_eim_clk(unsigned char enable)1467*4882a593Smuzhiyun void enable_eim_clk(unsigned char enable)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun u32 reg;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun reg = __raw_readl(&imx_ccm->CCGR6);
1472*4882a593Smuzhiyun if (enable)
1473*4882a593Smuzhiyun reg |= MXC_CCM_CCGR6_EMI_SLOW_MASK;
1474*4882a593Smuzhiyun else
1475*4882a593Smuzhiyun reg &= ~MXC_CCM_CCGR6_EMI_SLOW_MASK;
1476*4882a593Smuzhiyun __raw_writel(reg, &imx_ccm->CCGR6);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun #endif
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /***************************************************/
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun U_BOOT_CMD(
1483*4882a593Smuzhiyun clocks, CONFIG_SYS_MAXARGS, 1, do_mx6_showclocks,
1484*4882a593Smuzhiyun "display clocks",
1485*4882a593Smuzhiyun ""
1486*4882a593Smuzhiyun );
1487