xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-imx/mx5/clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2007
3*4882a593Smuzhiyun  * Sascha Hauer, Pengutronix
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * (C) Copyright 2009 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
14*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <div64.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun enum pll_clocks {
20*4882a593Smuzhiyun 	PLL1_CLOCK = 0,
21*4882a593Smuzhiyun 	PLL2_CLOCK,
22*4882a593Smuzhiyun 	PLL3_CLOCK,
23*4882a593Smuzhiyun #ifdef CONFIG_MX53
24*4882a593Smuzhiyun 	PLL4_CLOCK,
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun 	PLL_CLOCKS,
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct mxc_pll_reg *mxc_plls[PLL_CLOCKS] = {
30*4882a593Smuzhiyun 	[PLL1_CLOCK] = (struct mxc_pll_reg *)PLL1_BASE_ADDR,
31*4882a593Smuzhiyun 	[PLL2_CLOCK] = (struct mxc_pll_reg *)PLL2_BASE_ADDR,
32*4882a593Smuzhiyun 	[PLL3_CLOCK] = (struct mxc_pll_reg *)PLL3_BASE_ADDR,
33*4882a593Smuzhiyun #ifdef	CONFIG_MX53
34*4882a593Smuzhiyun 	[PLL4_CLOCK] = (struct mxc_pll_reg *)PLL4_BASE_ADDR,
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define AHB_CLK_ROOT    133333333
39*4882a593Smuzhiyun #define SZ_DEC_1M       1000000
40*4882a593Smuzhiyun #define PLL_PD_MAX      16      /* Actual pd+1 */
41*4882a593Smuzhiyun #define PLL_MFI_MAX     15
42*4882a593Smuzhiyun #define PLL_MFI_MIN     5
43*4882a593Smuzhiyun #define ARM_DIV_MAX     8
44*4882a593Smuzhiyun #define IPG_DIV_MAX     4
45*4882a593Smuzhiyun #define AHB_DIV_MAX     8
46*4882a593Smuzhiyun #define EMI_DIV_MAX     8
47*4882a593Smuzhiyun #define NFC_DIV_MAX     8
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define MX5_CBCMR	0x00015154
50*4882a593Smuzhiyun #define MX5_CBCDR	0x02888945
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct fixed_pll_mfd {
53*4882a593Smuzhiyun 	u32 ref_clk_hz;
54*4882a593Smuzhiyun 	u32 mfd;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun const struct fixed_pll_mfd fixed_mfd[] = {
58*4882a593Smuzhiyun 	{MXC_HCLK, 24 * 16},
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct pll_param {
62*4882a593Smuzhiyun 	u32 pd;
63*4882a593Smuzhiyun 	u32 mfi;
64*4882a593Smuzhiyun 	u32 mfn;
65*4882a593Smuzhiyun 	u32 mfd;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define PLL_FREQ_MAX(ref_clk)  (4 * (ref_clk) * PLL_MFI_MAX)
69*4882a593Smuzhiyun #define PLL_FREQ_MIN(ref_clk) \
70*4882a593Smuzhiyun 		((2 * (ref_clk) * (PLL_MFI_MIN - 1)) / PLL_PD_MAX)
71*4882a593Smuzhiyun #define MAX_DDR_CLK     420000000
72*4882a593Smuzhiyun #define NFC_CLK_MAX     34000000
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
75*4882a593Smuzhiyun 
set_usboh3_clk(void)76*4882a593Smuzhiyun void set_usboh3_clk(void)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->cscmr1,
79*4882a593Smuzhiyun 			MXC_CCM_CSCMR1_USBOH3_CLK_SEL_MASK,
80*4882a593Smuzhiyun 			MXC_CCM_CSCMR1_USBOH3_CLK_SEL(1));
81*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->cscdr1,
82*4882a593Smuzhiyun 			MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK |
83*4882a593Smuzhiyun 			MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK,
84*4882a593Smuzhiyun 			MXC_CCM_CSCDR1_USBOH3_CLK_PRED(4) |
85*4882a593Smuzhiyun 			MXC_CCM_CSCDR1_USBOH3_CLK_PODF(1));
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
enable_usboh3_clk(bool enable)88*4882a593Smuzhiyun void enable_usboh3_clk(bool enable)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->CCGR2,
93*4882a593Smuzhiyun 			MXC_CCM_CCGR2_USBOH3_60M(MXC_CCM_CCGR_CG_MASK),
94*4882a593Smuzhiyun 			MXC_CCM_CCGR2_USBOH3_60M(cg));
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_MXC
98*4882a593Smuzhiyun /* i2c_num can be from 0, to 1 for i.MX51 and 2 for i.MX53 */
enable_i2c_clk(unsigned char enable,unsigned i2c_num)99*4882a593Smuzhiyun int enable_i2c_clk(unsigned char enable, unsigned i2c_num)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	u32 mask;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #if defined(CONFIG_MX51)
104*4882a593Smuzhiyun 	if (i2c_num > 1)
105*4882a593Smuzhiyun #elif defined(CONFIG_MX53)
106*4882a593Smuzhiyun 	if (i2c_num > 2)
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun 		return -EINVAL;
109*4882a593Smuzhiyun 	mask = MXC_CCM_CCGR_CG_MASK <<
110*4882a593Smuzhiyun 			(MXC_CCM_CCGR1_I2C1_OFFSET + (i2c_num << 1));
111*4882a593Smuzhiyun 	if (enable)
112*4882a593Smuzhiyun 		setbits_le32(&mxc_ccm->CCGR1, mask);
113*4882a593Smuzhiyun 	else
114*4882a593Smuzhiyun 		clrbits_le32(&mxc_ccm->CCGR1, mask);
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 
set_usb_phy_clk(void)119*4882a593Smuzhiyun void set_usb_phy_clk(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	clrbits_le32(&mxc_ccm->cscmr1, MXC_CCM_CSCMR1_USB_PHY_CLK_SEL);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #if defined(CONFIG_MX51)
enable_usb_phy1_clk(bool enable)125*4882a593Smuzhiyun void enable_usb_phy1_clk(bool enable)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->CCGR2,
130*4882a593Smuzhiyun 			MXC_CCM_CCGR2_USB_PHY(MXC_CCM_CCGR_CG_MASK),
131*4882a593Smuzhiyun 			MXC_CCM_CCGR2_USB_PHY(cg));
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
enable_usb_phy2_clk(bool enable)134*4882a593Smuzhiyun void enable_usb_phy2_clk(bool enable)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	/* i.MX51 has a single USB PHY clock, so do nothing here. */
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun #elif defined(CONFIG_MX53)
enable_usb_phy1_clk(bool enable)139*4882a593Smuzhiyun void enable_usb_phy1_clk(bool enable)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->CCGR4,
144*4882a593Smuzhiyun 			MXC_CCM_CCGR4_USB_PHY1(MXC_CCM_CCGR_CG_MASK),
145*4882a593Smuzhiyun 			MXC_CCM_CCGR4_USB_PHY1(cg));
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
enable_usb_phy2_clk(bool enable)148*4882a593Smuzhiyun void enable_usb_phy2_clk(bool enable)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->CCGR4,
153*4882a593Smuzhiyun 			MXC_CCM_CCGR4_USB_PHY2(MXC_CCM_CCGR_CG_MASK),
154*4882a593Smuzhiyun 			MXC_CCM_CCGR4_USB_PHY2(cg));
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun  * Calculate the frequency of PLLn.
160*4882a593Smuzhiyun  */
decode_pll(struct mxc_pll_reg * pll,uint32_t infreq)161*4882a593Smuzhiyun static uint32_t decode_pll(struct mxc_pll_reg *pll, uint32_t infreq)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	uint32_t ctrl, op, mfd, mfn, mfi, pdf, ret;
164*4882a593Smuzhiyun 	uint64_t refclk, temp;
165*4882a593Smuzhiyun 	int32_t mfn_abs;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	ctrl = readl(&pll->ctrl);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (ctrl & MXC_DPLLC_CTL_HFSM) {
170*4882a593Smuzhiyun 		mfn = readl(&pll->hfs_mfn);
171*4882a593Smuzhiyun 		mfd = readl(&pll->hfs_mfd);
172*4882a593Smuzhiyun 		op = readl(&pll->hfs_op);
173*4882a593Smuzhiyun 	} else {
174*4882a593Smuzhiyun 		mfn = readl(&pll->mfn);
175*4882a593Smuzhiyun 		mfd = readl(&pll->mfd);
176*4882a593Smuzhiyun 		op = readl(&pll->op);
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	mfd &= MXC_DPLLC_MFD_MFD_MASK;
180*4882a593Smuzhiyun 	mfn &= MXC_DPLLC_MFN_MFN_MASK;
181*4882a593Smuzhiyun 	pdf = op & MXC_DPLLC_OP_PDF_MASK;
182*4882a593Smuzhiyun 	mfi = MXC_DPLLC_OP_MFI_RD(op);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* 21.2.3 */
185*4882a593Smuzhiyun 	if (mfi < 5)
186*4882a593Smuzhiyun 		mfi = 5;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* Sign extend */
189*4882a593Smuzhiyun 	if (mfn >= 0x04000000) {
190*4882a593Smuzhiyun 		mfn |= 0xfc000000;
191*4882a593Smuzhiyun 		mfn_abs = -mfn;
192*4882a593Smuzhiyun 	} else
193*4882a593Smuzhiyun 		mfn_abs = mfn;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	refclk = infreq * 2;
196*4882a593Smuzhiyun 	if (ctrl & MXC_DPLLC_CTL_DPDCK0_2_EN)
197*4882a593Smuzhiyun 		refclk *= 2;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	do_div(refclk, pdf + 1);
200*4882a593Smuzhiyun 	temp = refclk * mfn_abs;
201*4882a593Smuzhiyun 	do_div(temp, mfd + 1);
202*4882a593Smuzhiyun 	ret = refclk * mfi;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if ((int)mfn < 0)
205*4882a593Smuzhiyun 		ret -= temp;
206*4882a593Smuzhiyun 	else
207*4882a593Smuzhiyun 		ret += temp;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return ret;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #ifdef CONFIG_MX51
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun  * This function returns the Frequency Pre-Multiplier clock.
215*4882a593Smuzhiyun  */
get_fpm(void)216*4882a593Smuzhiyun static u32 get_fpm(void)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	u32 mult;
219*4882a593Smuzhiyun 	u32 ccr = readl(&mxc_ccm->ccr);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (ccr & MXC_CCM_CCR_FPM_MULT)
222*4882a593Smuzhiyun 		mult = 1024;
223*4882a593Smuzhiyun 	else
224*4882a593Smuzhiyun 		mult = 512;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return MXC_CLK32 * mult;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun  * This function returns the low power audio clock.
232*4882a593Smuzhiyun  */
get_lp_apm(void)233*4882a593Smuzhiyun static u32 get_lp_apm(void)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	u32 ret_val = 0;
236*4882a593Smuzhiyun 	u32 ccsr = readl(&mxc_ccm->ccsr);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (ccsr & MXC_CCM_CCSR_LP_APM)
239*4882a593Smuzhiyun #if defined(CONFIG_MX51)
240*4882a593Smuzhiyun 		ret_val = get_fpm();
241*4882a593Smuzhiyun #elif defined(CONFIG_MX53)
242*4882a593Smuzhiyun 		ret_val = decode_pll(mxc_plls[PLL4_CLOCK], MXC_HCLK);
243*4882a593Smuzhiyun #endif
244*4882a593Smuzhiyun 	else
245*4882a593Smuzhiyun 		ret_val = MXC_HCLK;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return ret_val;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun  * Get mcu main rate
252*4882a593Smuzhiyun  */
get_mcu_main_clk(void)253*4882a593Smuzhiyun u32 get_mcu_main_clk(void)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	u32 reg, freq;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	reg = MXC_CCM_CACRR_ARM_PODF_RD(readl(&mxc_ccm->cacrr));
258*4882a593Smuzhiyun 	freq = decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
259*4882a593Smuzhiyun 	return freq / (reg + 1);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun  * Get the rate of peripheral's root clock.
264*4882a593Smuzhiyun  */
get_periph_clk(void)265*4882a593Smuzhiyun u32 get_periph_clk(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	u32 reg;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cbcdr);
270*4882a593Smuzhiyun 	if (!(reg & MXC_CCM_CBCDR_PERIPH_CLK_SEL))
271*4882a593Smuzhiyun 		return decode_pll(mxc_plls[PLL2_CLOCK], MXC_HCLK);
272*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cbcmr);
273*4882a593Smuzhiyun 	switch (MXC_CCM_CBCMR_PERIPH_CLK_SEL_RD(reg)) {
274*4882a593Smuzhiyun 	case 0:
275*4882a593Smuzhiyun 		return decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
276*4882a593Smuzhiyun 	case 1:
277*4882a593Smuzhiyun 		return decode_pll(mxc_plls[PLL3_CLOCK], MXC_HCLK);
278*4882a593Smuzhiyun 	case 2:
279*4882a593Smuzhiyun 		return get_lp_apm();
280*4882a593Smuzhiyun 	default:
281*4882a593Smuzhiyun 		return 0;
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 	/* NOTREACHED */
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun  * Get the rate of ipg clock.
288*4882a593Smuzhiyun  */
get_ipg_clk(void)289*4882a593Smuzhiyun static u32 get_ipg_clk(void)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	uint32_t freq, reg, div;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	freq = get_ahb_clk();
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cbcdr);
296*4882a593Smuzhiyun 	div = MXC_CCM_CBCDR_IPG_PODF_RD(reg) + 1;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return freq / div;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun  * Get the rate of ipg_per clock.
303*4882a593Smuzhiyun  */
get_ipg_per_clk(void)304*4882a593Smuzhiyun static u32 get_ipg_per_clk(void)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	u32 freq, pred1, pred2, podf;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (readl(&mxc_ccm->cbcmr) & MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL)
309*4882a593Smuzhiyun 		return get_ipg_clk();
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (readl(&mxc_ccm->cbcmr) & MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL)
312*4882a593Smuzhiyun 		freq = get_lp_apm();
313*4882a593Smuzhiyun 	else
314*4882a593Smuzhiyun 		freq = get_periph_clk();
315*4882a593Smuzhiyun 	podf = readl(&mxc_ccm->cbcdr);
316*4882a593Smuzhiyun 	pred1 = MXC_CCM_CBCDR_PERCLK_PRED1_RD(podf);
317*4882a593Smuzhiyun 	pred2 = MXC_CCM_CBCDR_PERCLK_PRED2_RD(podf);
318*4882a593Smuzhiyun 	podf = MXC_CCM_CBCDR_PERCLK_PODF_RD(podf);
319*4882a593Smuzhiyun 	return freq / ((pred1 + 1) * (pred2 + 1) * (podf + 1));
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /* Get the output clock rate of a standard PLL MUX for peripherals. */
get_standard_pll_sel_clk(u32 clk_sel)323*4882a593Smuzhiyun static u32 get_standard_pll_sel_clk(u32 clk_sel)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	u32 freq = 0;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	switch (clk_sel & 0x3) {
328*4882a593Smuzhiyun 	case 0:
329*4882a593Smuzhiyun 		freq = decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 	case 1:
332*4882a593Smuzhiyun 		freq = decode_pll(mxc_plls[PLL2_CLOCK], MXC_HCLK);
333*4882a593Smuzhiyun 		break;
334*4882a593Smuzhiyun 	case 2:
335*4882a593Smuzhiyun 		freq = decode_pll(mxc_plls[PLL3_CLOCK], MXC_HCLK);
336*4882a593Smuzhiyun 		break;
337*4882a593Smuzhiyun 	case 3:
338*4882a593Smuzhiyun 		freq = get_lp_apm();
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return freq;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun /*
346*4882a593Smuzhiyun  * Get the rate of uart clk.
347*4882a593Smuzhiyun  */
get_uart_clk(void)348*4882a593Smuzhiyun static u32 get_uart_clk(void)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	unsigned int clk_sel, freq, reg, pred, podf;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cscmr1);
353*4882a593Smuzhiyun 	clk_sel = MXC_CCM_CSCMR1_UART_CLK_SEL_RD(reg);
354*4882a593Smuzhiyun 	freq = get_standard_pll_sel_clk(clk_sel);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cscdr1);
357*4882a593Smuzhiyun 	pred = MXC_CCM_CSCDR1_UART_CLK_PRED_RD(reg);
358*4882a593Smuzhiyun 	podf = MXC_CCM_CSCDR1_UART_CLK_PODF_RD(reg);
359*4882a593Smuzhiyun 	freq /= (pred + 1) * (podf + 1);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return freq;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun  * get cspi clock rate.
366*4882a593Smuzhiyun  */
imx_get_cspiclk(void)367*4882a593Smuzhiyun static u32 imx_get_cspiclk(void)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	u32 ret_val = 0, pdf, pre_pdf, clk_sel, freq;
370*4882a593Smuzhiyun 	u32 cscmr1 = readl(&mxc_ccm->cscmr1);
371*4882a593Smuzhiyun 	u32 cscdr2 = readl(&mxc_ccm->cscdr2);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	pre_pdf = MXC_CCM_CSCDR2_CSPI_CLK_PRED_RD(cscdr2);
374*4882a593Smuzhiyun 	pdf = MXC_CCM_CSCDR2_CSPI_CLK_PODF_RD(cscdr2);
375*4882a593Smuzhiyun 	clk_sel = MXC_CCM_CSCMR1_CSPI_CLK_SEL_RD(cscmr1);
376*4882a593Smuzhiyun 	freq = get_standard_pll_sel_clk(clk_sel);
377*4882a593Smuzhiyun 	ret_val = freq / ((pre_pdf + 1) * (pdf + 1));
378*4882a593Smuzhiyun 	return ret_val;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun  * get esdhc clock rate.
383*4882a593Smuzhiyun  */
get_esdhc_clk(u32 port)384*4882a593Smuzhiyun static u32 get_esdhc_clk(u32 port)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	u32 clk_sel = 0, pred = 0, podf = 0, freq = 0;
387*4882a593Smuzhiyun 	u32 cscmr1 = readl(&mxc_ccm->cscmr1);
388*4882a593Smuzhiyun 	u32 cscdr1 = readl(&mxc_ccm->cscdr1);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	switch (port) {
391*4882a593Smuzhiyun 	case 0:
392*4882a593Smuzhiyun 		clk_sel = MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL_RD(cscmr1);
393*4882a593Smuzhiyun 		pred = MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED_RD(cscdr1);
394*4882a593Smuzhiyun 		podf = MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF_RD(cscdr1);
395*4882a593Smuzhiyun 		break;
396*4882a593Smuzhiyun 	case 1:
397*4882a593Smuzhiyun 		clk_sel = MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL_RD(cscmr1);
398*4882a593Smuzhiyun 		pred = MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED_RD(cscdr1);
399*4882a593Smuzhiyun 		podf = MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF_RD(cscdr1);
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	case 2:
402*4882a593Smuzhiyun 		if (cscmr1 & MXC_CCM_CSCMR1_ESDHC3_CLK_SEL)
403*4882a593Smuzhiyun 			return get_esdhc_clk(1);
404*4882a593Smuzhiyun 		else
405*4882a593Smuzhiyun 			return get_esdhc_clk(0);
406*4882a593Smuzhiyun 	case 3:
407*4882a593Smuzhiyun 		if (cscmr1 & MXC_CCM_CSCMR1_ESDHC4_CLK_SEL)
408*4882a593Smuzhiyun 			return get_esdhc_clk(1);
409*4882a593Smuzhiyun 		else
410*4882a593Smuzhiyun 			return get_esdhc_clk(0);
411*4882a593Smuzhiyun 	default:
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	freq = get_standard_pll_sel_clk(clk_sel) / ((pred + 1) * (podf + 1));
416*4882a593Smuzhiyun 	return freq;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
get_axi_a_clk(void)419*4882a593Smuzhiyun static u32 get_axi_a_clk(void)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	u32 cbcdr = readl(&mxc_ccm->cbcdr);
422*4882a593Smuzhiyun 	u32 pdf = MXC_CCM_CBCDR_AXI_A_PODF_RD(cbcdr);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return  get_periph_clk() / (pdf + 1);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
get_axi_b_clk(void)427*4882a593Smuzhiyun static u32 get_axi_b_clk(void)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	u32 cbcdr = readl(&mxc_ccm->cbcdr);
430*4882a593Smuzhiyun 	u32 pdf = MXC_CCM_CBCDR_AXI_B_PODF_RD(cbcdr);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	return  get_periph_clk() / (pdf + 1);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
get_emi_slow_clk(void)435*4882a593Smuzhiyun static u32 get_emi_slow_clk(void)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	u32 cbcdr = readl(&mxc_ccm->cbcdr);
438*4882a593Smuzhiyun 	u32 emi_clk_sel = cbcdr & MXC_CCM_CBCDR_EMI_CLK_SEL;
439*4882a593Smuzhiyun 	u32 pdf = MXC_CCM_CBCDR_EMI_PODF_RD(cbcdr);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (emi_clk_sel)
442*4882a593Smuzhiyun 		return  get_ahb_clk() / (pdf + 1);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	return  get_periph_clk() / (pdf + 1);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
get_ddr_clk(void)447*4882a593Smuzhiyun static u32 get_ddr_clk(void)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	u32 ret_val = 0;
450*4882a593Smuzhiyun 	u32 cbcmr = readl(&mxc_ccm->cbcmr);
451*4882a593Smuzhiyun 	u32 ddr_clk_sel = MXC_CCM_CBCMR_DDR_CLK_SEL_RD(cbcmr);
452*4882a593Smuzhiyun #ifdef CONFIG_MX51
453*4882a593Smuzhiyun 	u32 cbcdr = readl(&mxc_ccm->cbcdr);
454*4882a593Smuzhiyun 	if (cbcdr & MXC_CCM_CBCDR_DDR_HIFREQ_SEL) {
455*4882a593Smuzhiyun 		u32 ddr_clk_podf = MXC_CCM_CBCDR_DDR_PODF_RD(cbcdr);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		ret_val = decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
458*4882a593Smuzhiyun 		ret_val /= ddr_clk_podf + 1;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 		return ret_val;
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun #endif
463*4882a593Smuzhiyun 	switch (ddr_clk_sel) {
464*4882a593Smuzhiyun 	case 0:
465*4882a593Smuzhiyun 		ret_val = get_axi_a_clk();
466*4882a593Smuzhiyun 		break;
467*4882a593Smuzhiyun 	case 1:
468*4882a593Smuzhiyun 		ret_val = get_axi_b_clk();
469*4882a593Smuzhiyun 		break;
470*4882a593Smuzhiyun 	case 2:
471*4882a593Smuzhiyun 		ret_val = get_emi_slow_clk();
472*4882a593Smuzhiyun 		break;
473*4882a593Smuzhiyun 	case 3:
474*4882a593Smuzhiyun 		ret_val = get_ahb_clk();
475*4882a593Smuzhiyun 		break;
476*4882a593Smuzhiyun 	default:
477*4882a593Smuzhiyun 		break;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	return ret_val;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun /*
484*4882a593Smuzhiyun  * The API of get mxc clocks.
485*4882a593Smuzhiyun  */
mxc_get_clock(enum mxc_clock clk)486*4882a593Smuzhiyun unsigned int mxc_get_clock(enum mxc_clock clk)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	switch (clk) {
489*4882a593Smuzhiyun 	case MXC_ARM_CLK:
490*4882a593Smuzhiyun 		return get_mcu_main_clk();
491*4882a593Smuzhiyun 	case MXC_AHB_CLK:
492*4882a593Smuzhiyun 		return get_ahb_clk();
493*4882a593Smuzhiyun 	case MXC_IPG_CLK:
494*4882a593Smuzhiyun 		return get_ipg_clk();
495*4882a593Smuzhiyun 	case MXC_IPG_PERCLK:
496*4882a593Smuzhiyun 	case MXC_I2C_CLK:
497*4882a593Smuzhiyun 		return get_ipg_per_clk();
498*4882a593Smuzhiyun 	case MXC_UART_CLK:
499*4882a593Smuzhiyun 		return get_uart_clk();
500*4882a593Smuzhiyun 	case MXC_CSPI_CLK:
501*4882a593Smuzhiyun 		return imx_get_cspiclk();
502*4882a593Smuzhiyun 	case MXC_ESDHC_CLK:
503*4882a593Smuzhiyun 		return get_esdhc_clk(0);
504*4882a593Smuzhiyun 	case MXC_ESDHC2_CLK:
505*4882a593Smuzhiyun 		return get_esdhc_clk(1);
506*4882a593Smuzhiyun 	case MXC_ESDHC3_CLK:
507*4882a593Smuzhiyun 		return get_esdhc_clk(2);
508*4882a593Smuzhiyun 	case MXC_ESDHC4_CLK:
509*4882a593Smuzhiyun 		return get_esdhc_clk(3);
510*4882a593Smuzhiyun 	case MXC_FEC_CLK:
511*4882a593Smuzhiyun 		return get_ipg_clk();
512*4882a593Smuzhiyun 	case MXC_SATA_CLK:
513*4882a593Smuzhiyun 		return get_ahb_clk();
514*4882a593Smuzhiyun 	case MXC_DDR_CLK:
515*4882a593Smuzhiyun 		return get_ddr_clk();
516*4882a593Smuzhiyun 	default:
517*4882a593Smuzhiyun 		break;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 	return -EINVAL;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
imx_get_uartclk(void)522*4882a593Smuzhiyun u32 imx_get_uartclk(void)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	return get_uart_clk();
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
imx_get_fecclk(void)527*4882a593Smuzhiyun u32 imx_get_fecclk(void)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	return get_ipg_clk();
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
gcd(int m,int n)532*4882a593Smuzhiyun static int gcd(int m, int n)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	int t;
535*4882a593Smuzhiyun 	while (m > 0) {
536*4882a593Smuzhiyun 		if (n > m) {
537*4882a593Smuzhiyun 			t = m;
538*4882a593Smuzhiyun 			m = n;
539*4882a593Smuzhiyun 			n = t;
540*4882a593Smuzhiyun 		} /* swap */
541*4882a593Smuzhiyun 		m -= n;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 	return n;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /*
547*4882a593Smuzhiyun  * This is to calculate various parameters based on reference clock and
548*4882a593Smuzhiyun  * targeted clock based on the equation:
549*4882a593Smuzhiyun  *      t_clk = 2*ref_freq*(mfi + mfn/(mfd+1))/(pd+1)
550*4882a593Smuzhiyun  * This calculation is based on a fixed MFD value for simplicity.
551*4882a593Smuzhiyun  */
calc_pll_params(u32 ref,u32 target,struct pll_param * pll)552*4882a593Smuzhiyun static int calc_pll_params(u32 ref, u32 target, struct pll_param *pll)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	u64 pd, mfi = 1, mfn, mfd, t1;
555*4882a593Smuzhiyun 	u32 n_target = target;
556*4882a593Smuzhiyun 	u32 n_ref = ref, i;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/*
559*4882a593Smuzhiyun 	 * Make sure targeted freq is in the valid range.
560*4882a593Smuzhiyun 	 * Otherwise the following calculation might be wrong!!!
561*4882a593Smuzhiyun 	 */
562*4882a593Smuzhiyun 	if (n_target < PLL_FREQ_MIN(ref) ||
563*4882a593Smuzhiyun 		n_target > PLL_FREQ_MAX(ref)) {
564*4882a593Smuzhiyun 		printf("Targeted peripheral clock should be"
565*4882a593Smuzhiyun 			"within [%d - %d]\n",
566*4882a593Smuzhiyun 			PLL_FREQ_MIN(ref) / SZ_DEC_1M,
567*4882a593Smuzhiyun 			PLL_FREQ_MAX(ref) / SZ_DEC_1M);
568*4882a593Smuzhiyun 		return -EINVAL;
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fixed_mfd); i++) {
572*4882a593Smuzhiyun 		if (fixed_mfd[i].ref_clk_hz == ref) {
573*4882a593Smuzhiyun 			mfd = fixed_mfd[i].mfd;
574*4882a593Smuzhiyun 			break;
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(fixed_mfd))
579*4882a593Smuzhiyun 		return -EINVAL;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* Use n_target and n_ref to avoid overflow */
582*4882a593Smuzhiyun 	for (pd = 1; pd <= PLL_PD_MAX; pd++) {
583*4882a593Smuzhiyun 		t1 = n_target * pd;
584*4882a593Smuzhiyun 		do_div(t1, (4 * n_ref));
585*4882a593Smuzhiyun 		mfi = t1;
586*4882a593Smuzhiyun 		if (mfi > PLL_MFI_MAX)
587*4882a593Smuzhiyun 			return -EINVAL;
588*4882a593Smuzhiyun 		else if (mfi < 5)
589*4882a593Smuzhiyun 			continue;
590*4882a593Smuzhiyun 		break;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 	/*
593*4882a593Smuzhiyun 	 * Now got pd and mfi already
594*4882a593Smuzhiyun 	 *
595*4882a593Smuzhiyun 	 * mfn = (((n_target * pd) / 4 - n_ref * mfi) * mfd) / n_ref;
596*4882a593Smuzhiyun 	 */
597*4882a593Smuzhiyun 	t1 = n_target * pd;
598*4882a593Smuzhiyun 	do_div(t1, 4);
599*4882a593Smuzhiyun 	t1 -= n_ref * mfi;
600*4882a593Smuzhiyun 	t1 *= mfd;
601*4882a593Smuzhiyun 	do_div(t1, n_ref);
602*4882a593Smuzhiyun 	mfn = t1;
603*4882a593Smuzhiyun 	debug("ref=%d, target=%d, pd=%d," "mfi=%d,mfn=%d, mfd=%d\n",
604*4882a593Smuzhiyun 		ref, n_target, (u32)pd, (u32)mfi, (u32)mfn, (u32)mfd);
605*4882a593Smuzhiyun 	i = 1;
606*4882a593Smuzhiyun 	if (mfn != 0)
607*4882a593Smuzhiyun 		i = gcd(mfd, mfn);
608*4882a593Smuzhiyun 	pll->pd = (u32)pd;
609*4882a593Smuzhiyun 	pll->mfi = (u32)mfi;
610*4882a593Smuzhiyun 	do_div(mfn, i);
611*4882a593Smuzhiyun 	pll->mfn = (u32)mfn;
612*4882a593Smuzhiyun 	do_div(mfd, i);
613*4882a593Smuzhiyun 	pll->mfd = (u32)mfd;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun #define calc_div(tgt_clk, src_clk, limit) ({		\
619*4882a593Smuzhiyun 		u32 v = 0;				\
620*4882a593Smuzhiyun 		if (((src_clk) % (tgt_clk)) <= 100)	\
621*4882a593Smuzhiyun 			v = (src_clk) / (tgt_clk);	\
622*4882a593Smuzhiyun 		else					\
623*4882a593Smuzhiyun 			v = ((src_clk) / (tgt_clk)) + 1;\
624*4882a593Smuzhiyun 		if (v > limit)				\
625*4882a593Smuzhiyun 			v = limit;			\
626*4882a593Smuzhiyun 		(v - 1);				\
627*4882a593Smuzhiyun 	})
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun #define CHANGE_PLL_SETTINGS(pll, pd, fi, fn, fd) \
630*4882a593Smuzhiyun 	{	\
631*4882a593Smuzhiyun 		writel(0x1232, &pll->ctrl);		\
632*4882a593Smuzhiyun 		writel(0x2, &pll->config);		\
633*4882a593Smuzhiyun 		writel((((pd) - 1) << 0) | ((fi) << 4),	\
634*4882a593Smuzhiyun 			&pll->op);			\
635*4882a593Smuzhiyun 		writel(fn, &(pll->mfn));		\
636*4882a593Smuzhiyun 		writel((fd) - 1, &pll->mfd);		\
637*4882a593Smuzhiyun 		writel((((pd) - 1) << 0) | ((fi) << 4),	\
638*4882a593Smuzhiyun 			&pll->hfs_op);			\
639*4882a593Smuzhiyun 		writel(fn, &pll->hfs_mfn);		\
640*4882a593Smuzhiyun 		writel((fd) - 1, &pll->hfs_mfd);	\
641*4882a593Smuzhiyun 		writel(0x1232, &pll->ctrl);		\
642*4882a593Smuzhiyun 		while (!readl(&pll->ctrl) & 0x1)	\
643*4882a593Smuzhiyun 			;\
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
config_pll_clk(enum pll_clocks index,struct pll_param * pll_param)646*4882a593Smuzhiyun static int config_pll_clk(enum pll_clocks index, struct pll_param *pll_param)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	u32 ccsr = readl(&mxc_ccm->ccsr);
649*4882a593Smuzhiyun 	struct mxc_pll_reg *pll = mxc_plls[index];
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	switch (index) {
652*4882a593Smuzhiyun 	case PLL1_CLOCK:
653*4882a593Smuzhiyun 		/* Switch ARM to PLL2 clock */
654*4882a593Smuzhiyun 		writel(ccsr | MXC_CCM_CCSR_PLL1_SW_CLK_SEL,
655*4882a593Smuzhiyun 				&mxc_ccm->ccsr);
656*4882a593Smuzhiyun 		CHANGE_PLL_SETTINGS(pll, pll_param->pd,
657*4882a593Smuzhiyun 					pll_param->mfi, pll_param->mfn,
658*4882a593Smuzhiyun 					pll_param->mfd);
659*4882a593Smuzhiyun 		/* Switch back */
660*4882a593Smuzhiyun 		writel(ccsr & ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL,
661*4882a593Smuzhiyun 				&mxc_ccm->ccsr);
662*4882a593Smuzhiyun 		break;
663*4882a593Smuzhiyun 	case PLL2_CLOCK:
664*4882a593Smuzhiyun 		/* Switch to pll2 bypass clock */
665*4882a593Smuzhiyun 		writel(ccsr | MXC_CCM_CCSR_PLL2_SW_CLK_SEL,
666*4882a593Smuzhiyun 				&mxc_ccm->ccsr);
667*4882a593Smuzhiyun 		CHANGE_PLL_SETTINGS(pll, pll_param->pd,
668*4882a593Smuzhiyun 					pll_param->mfi, pll_param->mfn,
669*4882a593Smuzhiyun 					pll_param->mfd);
670*4882a593Smuzhiyun 		/* Switch back */
671*4882a593Smuzhiyun 		writel(ccsr & ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL,
672*4882a593Smuzhiyun 				&mxc_ccm->ccsr);
673*4882a593Smuzhiyun 		break;
674*4882a593Smuzhiyun 	case PLL3_CLOCK:
675*4882a593Smuzhiyun 		/* Switch to pll3 bypass clock */
676*4882a593Smuzhiyun 		writel(ccsr | MXC_CCM_CCSR_PLL3_SW_CLK_SEL,
677*4882a593Smuzhiyun 				&mxc_ccm->ccsr);
678*4882a593Smuzhiyun 		CHANGE_PLL_SETTINGS(pll, pll_param->pd,
679*4882a593Smuzhiyun 					pll_param->mfi, pll_param->mfn,
680*4882a593Smuzhiyun 					pll_param->mfd);
681*4882a593Smuzhiyun 		/* Switch back */
682*4882a593Smuzhiyun 		writel(ccsr & ~MXC_CCM_CCSR_PLL3_SW_CLK_SEL,
683*4882a593Smuzhiyun 				&mxc_ccm->ccsr);
684*4882a593Smuzhiyun 		break;
685*4882a593Smuzhiyun #ifdef CONFIG_MX53
686*4882a593Smuzhiyun 	case PLL4_CLOCK:
687*4882a593Smuzhiyun 		/* Switch to pll4 bypass clock */
688*4882a593Smuzhiyun 		writel(ccsr | MXC_CCM_CCSR_PLL4_SW_CLK_SEL,
689*4882a593Smuzhiyun 				&mxc_ccm->ccsr);
690*4882a593Smuzhiyun 		CHANGE_PLL_SETTINGS(pll, pll_param->pd,
691*4882a593Smuzhiyun 					pll_param->mfi, pll_param->mfn,
692*4882a593Smuzhiyun 					pll_param->mfd);
693*4882a593Smuzhiyun 		/* Switch back */
694*4882a593Smuzhiyun 		writel(ccsr & ~MXC_CCM_CCSR_PLL4_SW_CLK_SEL,
695*4882a593Smuzhiyun 				&mxc_ccm->ccsr);
696*4882a593Smuzhiyun 		break;
697*4882a593Smuzhiyun #endif
698*4882a593Smuzhiyun 	default:
699*4882a593Smuzhiyun 		return -EINVAL;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	return 0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /* Config CPU clock */
config_core_clk(u32 ref,u32 freq)706*4882a593Smuzhiyun static int config_core_clk(u32 ref, u32 freq)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	int ret = 0;
709*4882a593Smuzhiyun 	struct pll_param pll_param;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	memset(&pll_param, 0, sizeof(struct pll_param));
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	/* The case that periph uses PLL1 is not considered here */
714*4882a593Smuzhiyun 	ret = calc_pll_params(ref, freq, &pll_param);
715*4882a593Smuzhiyun 	if (ret != 0) {
716*4882a593Smuzhiyun 		printf("Error:Can't find pll parameters: %d\n", ret);
717*4882a593Smuzhiyun 		return ret;
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	return config_pll_clk(PLL1_CLOCK, &pll_param);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
config_nfc_clk(u32 nfc_clk)723*4882a593Smuzhiyun static int config_nfc_clk(u32 nfc_clk)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	u32 parent_rate = get_emi_slow_clk();
726*4882a593Smuzhiyun 	u32 div;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (nfc_clk == 0)
729*4882a593Smuzhiyun 		return -EINVAL;
730*4882a593Smuzhiyun 	div = parent_rate / nfc_clk;
731*4882a593Smuzhiyun 	if (div == 0)
732*4882a593Smuzhiyun 		div++;
733*4882a593Smuzhiyun 	if (parent_rate / div > NFC_CLK_MAX)
734*4882a593Smuzhiyun 		div++;
735*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->cbcdr,
736*4882a593Smuzhiyun 			MXC_CCM_CBCDR_NFC_PODF_MASK,
737*4882a593Smuzhiyun 			MXC_CCM_CBCDR_NFC_PODF(div - 1));
738*4882a593Smuzhiyun 	while (readl(&mxc_ccm->cdhipr) != 0)
739*4882a593Smuzhiyun 		;
740*4882a593Smuzhiyun 	return 0;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
enable_nfc_clk(unsigned char enable)743*4882a593Smuzhiyun void enable_nfc_clk(unsigned char enable)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->CCGR5,
748*4882a593Smuzhiyun 		MXC_CCM_CCGR5_EMI_ENFC(MXC_CCM_CCGR_CG_MASK),
749*4882a593Smuzhiyun 		MXC_CCM_CCGR5_EMI_ENFC(cg));
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun #ifdef CONFIG_FSL_IIM
enable_efuse_prog_supply(bool enable)753*4882a593Smuzhiyun void enable_efuse_prog_supply(bool enable)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun 	if (enable)
756*4882a593Smuzhiyun 		setbits_le32(&mxc_ccm->cgpr,
757*4882a593Smuzhiyun 			     MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE);
758*4882a593Smuzhiyun 	else
759*4882a593Smuzhiyun 		clrbits_le32(&mxc_ccm->cgpr,
760*4882a593Smuzhiyun 			     MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE);
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun #endif
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun /* Config main_bus_clock for periphs */
config_periph_clk(u32 ref,u32 freq)765*4882a593Smuzhiyun static int config_periph_clk(u32 ref, u32 freq)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	int ret = 0;
768*4882a593Smuzhiyun 	struct pll_param pll_param;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	memset(&pll_param, 0, sizeof(struct pll_param));
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (readl(&mxc_ccm->cbcdr) & MXC_CCM_CBCDR_PERIPH_CLK_SEL) {
773*4882a593Smuzhiyun 		ret = calc_pll_params(ref, freq, &pll_param);
774*4882a593Smuzhiyun 		if (ret != 0) {
775*4882a593Smuzhiyun 			printf("Error:Can't find pll parameters: %d\n",
776*4882a593Smuzhiyun 				ret);
777*4882a593Smuzhiyun 			return ret;
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 		switch (MXC_CCM_CBCMR_PERIPH_CLK_SEL_RD(
780*4882a593Smuzhiyun 				readl(&mxc_ccm->cbcmr))) {
781*4882a593Smuzhiyun 		case 0:
782*4882a593Smuzhiyun 			return config_pll_clk(PLL1_CLOCK, &pll_param);
783*4882a593Smuzhiyun 			break;
784*4882a593Smuzhiyun 		case 1:
785*4882a593Smuzhiyun 			return config_pll_clk(PLL3_CLOCK, &pll_param);
786*4882a593Smuzhiyun 			break;
787*4882a593Smuzhiyun 		default:
788*4882a593Smuzhiyun 			return -EINVAL;
789*4882a593Smuzhiyun 		}
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	return 0;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
config_ddr_clk(u32 emi_clk)795*4882a593Smuzhiyun static int config_ddr_clk(u32 emi_clk)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	u32 clk_src;
798*4882a593Smuzhiyun 	s32 shift = 0, clk_sel, div = 1;
799*4882a593Smuzhiyun 	u32 cbcmr = readl(&mxc_ccm->cbcmr);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	if (emi_clk > MAX_DDR_CLK) {
802*4882a593Smuzhiyun 		printf("Warning:DDR clock should not exceed %d MHz\n",
803*4882a593Smuzhiyun 			MAX_DDR_CLK / SZ_DEC_1M);
804*4882a593Smuzhiyun 		emi_clk = MAX_DDR_CLK;
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	clk_src = get_periph_clk();
808*4882a593Smuzhiyun 	/* Find DDR clock input */
809*4882a593Smuzhiyun 	clk_sel = MXC_CCM_CBCMR_DDR_CLK_SEL_RD(cbcmr);
810*4882a593Smuzhiyun 	switch (clk_sel) {
811*4882a593Smuzhiyun 	case 0:
812*4882a593Smuzhiyun 		shift = 16;
813*4882a593Smuzhiyun 		break;
814*4882a593Smuzhiyun 	case 1:
815*4882a593Smuzhiyun 		shift = 19;
816*4882a593Smuzhiyun 		break;
817*4882a593Smuzhiyun 	case 2:
818*4882a593Smuzhiyun 		shift = 22;
819*4882a593Smuzhiyun 		break;
820*4882a593Smuzhiyun 	case 3:
821*4882a593Smuzhiyun 		shift = 10;
822*4882a593Smuzhiyun 		break;
823*4882a593Smuzhiyun 	default:
824*4882a593Smuzhiyun 		return -EINVAL;
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	if ((clk_src % emi_clk) < 10000000)
828*4882a593Smuzhiyun 		div = clk_src / emi_clk;
829*4882a593Smuzhiyun 	else
830*4882a593Smuzhiyun 		div = (clk_src / emi_clk) + 1;
831*4882a593Smuzhiyun 	if (div > 8)
832*4882a593Smuzhiyun 		div = 8;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->cbcdr, 0x7 << shift, (div - 1) << shift);
835*4882a593Smuzhiyun 	while (readl(&mxc_ccm->cdhipr) != 0)
836*4882a593Smuzhiyun 		;
837*4882a593Smuzhiyun 	writel(0x0, &mxc_ccm->ccdr);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun /*
843*4882a593Smuzhiyun  * This function assumes the expected core clock has to be changed by
844*4882a593Smuzhiyun  * modifying the PLL. This is NOT true always but for most of the times,
845*4882a593Smuzhiyun  * it is. So it assumes the PLL output freq is the same as the expected
846*4882a593Smuzhiyun  * core clock (presc=1) unless the core clock is less than PLL_FREQ_MIN.
847*4882a593Smuzhiyun  * In the latter case, it will try to increase the presc value until
848*4882a593Smuzhiyun  * (presc*core_clk) is greater than PLL_FREQ_MIN. It then makes call to
849*4882a593Smuzhiyun  * calc_pll_params() and obtains the values of PD, MFI,MFN, MFD based
850*4882a593Smuzhiyun  * on the targeted PLL and reference input clock to the PLL. Lastly,
851*4882a593Smuzhiyun  * it sets the register based on these values along with the dividers.
852*4882a593Smuzhiyun  * Note 1) There is no value checking for the passed-in divider values
853*4882a593Smuzhiyun  *         so the caller has to make sure those values are sensible.
854*4882a593Smuzhiyun  *      2) Also adjust the NFC divider such that the NFC clock doesn't
855*4882a593Smuzhiyun  *         exceed NFC_CLK_MAX.
856*4882a593Smuzhiyun  *      3) IPU HSP clock is independent of AHB clock. Even it can go up to
857*4882a593Smuzhiyun  *         177MHz for higher voltage, this function fixes the max to 133MHz.
858*4882a593Smuzhiyun  *      4) This function should not have allowed diag_printf() calls since
859*4882a593Smuzhiyun  *         the serial driver has been stoped. But leave then here to allow
860*4882a593Smuzhiyun  *         easy debugging by NOT calling the cyg_hal_plf_serial_stop().
861*4882a593Smuzhiyun  */
mxc_set_clock(u32 ref,u32 freq,enum mxc_clock clk)862*4882a593Smuzhiyun int mxc_set_clock(u32 ref, u32 freq, enum mxc_clock clk)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	freq *= SZ_DEC_1M;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	switch (clk) {
867*4882a593Smuzhiyun 	case MXC_ARM_CLK:
868*4882a593Smuzhiyun 		if (config_core_clk(ref, freq))
869*4882a593Smuzhiyun 			return -EINVAL;
870*4882a593Smuzhiyun 		break;
871*4882a593Smuzhiyun 	case MXC_PERIPH_CLK:
872*4882a593Smuzhiyun 		if (config_periph_clk(ref, freq))
873*4882a593Smuzhiyun 			return -EINVAL;
874*4882a593Smuzhiyun 		break;
875*4882a593Smuzhiyun 	case MXC_DDR_CLK:
876*4882a593Smuzhiyun 		if (config_ddr_clk(freq))
877*4882a593Smuzhiyun 			return -EINVAL;
878*4882a593Smuzhiyun 		break;
879*4882a593Smuzhiyun 	case MXC_NFC_CLK:
880*4882a593Smuzhiyun 		if (config_nfc_clk(freq))
881*4882a593Smuzhiyun 			return -EINVAL;
882*4882a593Smuzhiyun 		break;
883*4882a593Smuzhiyun 	default:
884*4882a593Smuzhiyun 		printf("Warning:Unsupported or invalid clock type\n");
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun #ifdef CONFIG_MX53
891*4882a593Smuzhiyun /*
892*4882a593Smuzhiyun  * The clock for the external interface can be set to use internal clock
893*4882a593Smuzhiyun  * if fuse bank 4, row 3, bit 2 is set.
894*4882a593Smuzhiyun  * This is an undocumented feature and it was confirmed by Freescale's support:
895*4882a593Smuzhiyun  * Fuses (but not pins) may be used to configure SATA clocks.
896*4882a593Smuzhiyun  * Particularly the i.MX53 Fuse_Map contains the next information
897*4882a593Smuzhiyun  * about configuring SATA clocks :  SATA_ALT_REF_CLK[1:0] (offset 0x180C)
898*4882a593Smuzhiyun  * '00' - 100MHz (External)
899*4882a593Smuzhiyun  * '01' - 50MHz (External)
900*4882a593Smuzhiyun  * '10' - 120MHz, internal (USB PHY)
901*4882a593Smuzhiyun  * '11' - Reserved
902*4882a593Smuzhiyun */
mxc_set_sata_internal_clock(void)903*4882a593Smuzhiyun void mxc_set_sata_internal_clock(void)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	u32 *tmp_base =
906*4882a593Smuzhiyun 		(u32 *)(IIM_BASE_ADDR + 0x180c);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	set_usb_phy_clk();
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	clrsetbits_le32(tmp_base, 0x6, 0x4);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun #endif
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun /*
915*4882a593Smuzhiyun  * Dump some core clockes.
916*4882a593Smuzhiyun  */
do_mx5_showclocks(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])917*4882a593Smuzhiyun int do_mx5_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	u32 freq;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	freq = decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
922*4882a593Smuzhiyun 	printf("PLL1       %8d MHz\n", freq / 1000000);
923*4882a593Smuzhiyun 	freq = decode_pll(mxc_plls[PLL2_CLOCK], MXC_HCLK);
924*4882a593Smuzhiyun 	printf("PLL2       %8d MHz\n", freq / 1000000);
925*4882a593Smuzhiyun 	freq = decode_pll(mxc_plls[PLL3_CLOCK], MXC_HCLK);
926*4882a593Smuzhiyun 	printf("PLL3       %8d MHz\n", freq / 1000000);
927*4882a593Smuzhiyun #ifdef	CONFIG_MX53
928*4882a593Smuzhiyun 	freq = decode_pll(mxc_plls[PLL4_CLOCK], MXC_HCLK);
929*4882a593Smuzhiyun 	printf("PLL4       %8d MHz\n", freq / 1000000);
930*4882a593Smuzhiyun #endif
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	printf("\n");
933*4882a593Smuzhiyun 	printf("AHB        %8d kHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000);
934*4882a593Smuzhiyun 	printf("IPG        %8d kHz\n", mxc_get_clock(MXC_IPG_CLK) / 1000);
935*4882a593Smuzhiyun 	printf("IPG PERCLK %8d kHz\n", mxc_get_clock(MXC_IPG_PERCLK) / 1000);
936*4882a593Smuzhiyun 	printf("DDR        %8d kHz\n", mxc_get_clock(MXC_DDR_CLK) / 1000);
937*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
938*4882a593Smuzhiyun 	printf("CSPI       %8d kHz\n", mxc_get_clock(MXC_CSPI_CLK) / 1000);
939*4882a593Smuzhiyun #endif
940*4882a593Smuzhiyun 	return 0;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun /***************************************************/
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun U_BOOT_CMD(
946*4882a593Smuzhiyun 	clocks,	CONFIG_SYS_MAXARGS, 1, do_mx5_showclocks,
947*4882a593Smuzhiyun 	"display clocks",
948*4882a593Smuzhiyun 	""
949*4882a593Smuzhiyun );
950