1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2012 Samsung Electronics 3*4882a593Smuzhiyun * Donghwa Lee <dh09.lee@samsung.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #include <common.h> 9*4882a593Smuzhiyun #include <asm/io.h> 10*4882a593Smuzhiyun #include <asm/arch/system.h> 11*4882a593Smuzhiyun exynos5_set_usbhost_mode(unsigned int mode)12*4882a593Smuzhiyunstatic void exynos5_set_usbhost_mode(unsigned int mode) 13*4882a593Smuzhiyun { 14*4882a593Smuzhiyun struct exynos5_sysreg *sysreg = 15*4882a593Smuzhiyun (struct exynos5_sysreg *)samsung_get_base_sysreg(); 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* Setting USB20PHY_CONFIG register to USB 2.0 HOST link */ 18*4882a593Smuzhiyun if (mode == USB20_PHY_CFG_HOST_LINK_EN) { 19*4882a593Smuzhiyun setbits_le32(&sysreg->usb20phy_cfg, 20*4882a593Smuzhiyun USB20_PHY_CFG_HOST_LINK_EN); 21*4882a593Smuzhiyun } else { 22*4882a593Smuzhiyun clrbits_le32(&sysreg->usb20phy_cfg, 23*4882a593Smuzhiyun USB20_PHY_CFG_HOST_LINK_EN); 24*4882a593Smuzhiyun } 25*4882a593Smuzhiyun } 26*4882a593Smuzhiyun set_usbhost_mode(unsigned int mode)27*4882a593Smuzhiyunvoid set_usbhost_mode(unsigned int mode) 28*4882a593Smuzhiyun { 29*4882a593Smuzhiyun if (cpu_is_exynos5()) 30*4882a593Smuzhiyun exynos5_set_usbhost_mode(mode); 31*4882a593Smuzhiyun } 32*4882a593Smuzhiyun exynos4_set_system_display(void)33*4882a593Smuzhiyunstatic void exynos4_set_system_display(void) 34*4882a593Smuzhiyun { 35*4882a593Smuzhiyun struct exynos4_sysreg *sysreg = 36*4882a593Smuzhiyun (struct exynos4_sysreg *)samsung_get_base_sysreg(); 37*4882a593Smuzhiyun unsigned int cfg = 0; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun /* 40*4882a593Smuzhiyun * system register path set 41*4882a593Smuzhiyun * 0: MIE/MDNIE 42*4882a593Smuzhiyun * 1: FIMD Bypass 43*4882a593Smuzhiyun */ 44*4882a593Smuzhiyun cfg = readl(&sysreg->display_ctrl); 45*4882a593Smuzhiyun cfg |= (1 << 1); 46*4882a593Smuzhiyun writel(cfg, &sysreg->display_ctrl); 47*4882a593Smuzhiyun } 48*4882a593Smuzhiyun exynos5_set_system_display(void)49*4882a593Smuzhiyunstatic void exynos5_set_system_display(void) 50*4882a593Smuzhiyun { 51*4882a593Smuzhiyun struct exynos5_sysreg *sysreg = 52*4882a593Smuzhiyun (struct exynos5_sysreg *)samsung_get_base_sysreg(); 53*4882a593Smuzhiyun unsigned int cfg = 0; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* 56*4882a593Smuzhiyun * system register path set 57*4882a593Smuzhiyun * 0: MIE/MDNIE 58*4882a593Smuzhiyun * 1: FIMD Bypass 59*4882a593Smuzhiyun */ 60*4882a593Smuzhiyun cfg = readl(&sysreg->disp1blk_cfg); 61*4882a593Smuzhiyun cfg |= (1 << 15); 62*4882a593Smuzhiyun writel(cfg, &sysreg->disp1blk_cfg); 63*4882a593Smuzhiyun } 64*4882a593Smuzhiyun set_system_display_ctrl(void)65*4882a593Smuzhiyunvoid set_system_display_ctrl(void) 66*4882a593Smuzhiyun { 67*4882a593Smuzhiyun if (cpu_is_exynos4()) 68*4882a593Smuzhiyun exynos4_set_system_display(); 69*4882a593Smuzhiyun else 70*4882a593Smuzhiyun exynos5_set_system_display(); 71*4882a593Smuzhiyun } 72