1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Samsung Electronics
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <config.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <asm/arch/clock.h>
11*4882a593Smuzhiyun #include <asm/arch/clk.h>
12*4882a593Smuzhiyun #include <asm/arch/dmc.h>
13*4882a593Smuzhiyun #include <asm/arch/periph.h>
14*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
15*4882a593Smuzhiyun #include <asm/arch/power.h>
16*4882a593Smuzhiyun #include <asm/arch/spl.h>
17*4882a593Smuzhiyun #include <asm/arch/spi.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "common_setup.h"
20*4882a593Smuzhiyun #include "clock_init.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Index into irom ptr table */
25*4882a593Smuzhiyun enum index {
26*4882a593Smuzhiyun MMC_INDEX,
27*4882a593Smuzhiyun EMMC44_INDEX,
28*4882a593Smuzhiyun EMMC44_END_INDEX,
29*4882a593Smuzhiyun SPI_INDEX,
30*4882a593Smuzhiyun USB_INDEX,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* IROM Function Pointers Table */
34*4882a593Smuzhiyun u32 irom_ptr_table[] = {
35*4882a593Smuzhiyun [MMC_INDEX] = 0x02020030, /* iROM Function Pointer-SDMMC boot */
36*4882a593Smuzhiyun [EMMC44_INDEX] = 0x02020044, /* iROM Function Pointer-EMMC4.4 boot*/
37*4882a593Smuzhiyun [EMMC44_END_INDEX] = 0x02020048,/* iROM Function Pointer
38*4882a593Smuzhiyun -EMMC4.4 end boot operation */
39*4882a593Smuzhiyun [SPI_INDEX] = 0x02020058, /* iROM Function Pointer-SPI boot */
40*4882a593Smuzhiyun [USB_INDEX] = 0x02020070, /* iROM Function Pointer-USB boot*/
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
get_irom_func(int index)43*4882a593Smuzhiyun void *get_irom_func(int index)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun return (void *)*(u32 *)irom_ptr_table[index];
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #ifdef CONFIG_USB_BOOTING
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun * Set/clear program flow prediction and return the previous state.
51*4882a593Smuzhiyun */
config_branch_prediction(int set_cr_z)52*4882a593Smuzhiyun static int config_branch_prediction(int set_cr_z)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun unsigned int cr;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* System Control Register: 11th bit Z Branch prediction enable */
57*4882a593Smuzhiyun cr = get_cr();
58*4882a593Smuzhiyun set_cr(set_cr_z ? cr | CR_Z : cr & ~CR_Z);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun return cr & CR_Z;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #ifdef CONFIG_SPI_BOOTING
spi_rx_tx(struct exynos_spi * regs,int todo,void * dinp,void const * doutp,int i)65*4882a593Smuzhiyun static void spi_rx_tx(struct exynos_spi *regs, int todo,
66*4882a593Smuzhiyun void *dinp, void const *doutp, int i)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun uint *rxp = (uint *)(dinp + (i * (32 * 1024)));
69*4882a593Smuzhiyun int rx_lvl, tx_lvl;
70*4882a593Smuzhiyun uint out_bytes, in_bytes;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun out_bytes = todo;
73*4882a593Smuzhiyun in_bytes = todo;
74*4882a593Smuzhiyun setbits_le32(®s->ch_cfg, SPI_CH_RST);
75*4882a593Smuzhiyun clrbits_le32(®s->ch_cfg, SPI_CH_RST);
76*4882a593Smuzhiyun writel(((todo * 8) / 32) | SPI_PACKET_CNT_EN, ®s->pkt_cnt);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun while (in_bytes) {
79*4882a593Smuzhiyun uint32_t spi_sts;
80*4882a593Smuzhiyun int temp;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun spi_sts = readl(®s->spi_sts);
83*4882a593Smuzhiyun rx_lvl = ((spi_sts >> 15) & 0x7f);
84*4882a593Smuzhiyun tx_lvl = ((spi_sts >> 6) & 0x7f);
85*4882a593Smuzhiyun while (tx_lvl < 32 && out_bytes) {
86*4882a593Smuzhiyun temp = 0xffffffff;
87*4882a593Smuzhiyun writel(temp, ®s->tx_data);
88*4882a593Smuzhiyun out_bytes -= 4;
89*4882a593Smuzhiyun tx_lvl += 4;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun while (rx_lvl >= 4 && in_bytes) {
92*4882a593Smuzhiyun temp = readl(®s->rx_data);
93*4882a593Smuzhiyun if (rxp)
94*4882a593Smuzhiyun *rxp++ = temp;
95*4882a593Smuzhiyun in_bytes -= 4;
96*4882a593Smuzhiyun rx_lvl -= 4;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * Copy uboot from spi flash to RAM
103*4882a593Smuzhiyun *
104*4882a593Smuzhiyun * @parma uboot_size size of u-boot to copy
105*4882a593Smuzhiyun * @param uboot_addr address in u-boot to copy
106*4882a593Smuzhiyun */
exynos_spi_copy(unsigned int uboot_size,unsigned int uboot_addr)107*4882a593Smuzhiyun static void exynos_spi_copy(unsigned int uboot_size, unsigned int uboot_addr)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun int upto, todo;
110*4882a593Smuzhiyun int i, timeout = 100;
111*4882a593Smuzhiyun struct exynos_spi *regs = (struct exynos_spi *)CONFIG_ENV_SPI_BASE;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun set_spi_clk(PERIPH_ID_SPI1, 50000000); /* set spi clock to 50Mhz */
114*4882a593Smuzhiyun /* set the spi1 GPIO */
115*4882a593Smuzhiyun exynos_pinmux_config(PERIPH_ID_SPI1, PINMUX_FLAG_NONE);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* set pktcnt and enable it */
118*4882a593Smuzhiyun writel(4 | SPI_PACKET_CNT_EN, ®s->pkt_cnt);
119*4882a593Smuzhiyun /* set FB_CLK_SEL */
120*4882a593Smuzhiyun writel(SPI_FB_DELAY_180, ®s->fb_clk);
121*4882a593Smuzhiyun /* set CH_WIDTH and BUS_WIDTH as word */
122*4882a593Smuzhiyun setbits_le32(®s->mode_cfg, SPI_MODE_CH_WIDTH_WORD |
123*4882a593Smuzhiyun SPI_MODE_BUS_WIDTH_WORD);
124*4882a593Smuzhiyun clrbits_le32(®s->ch_cfg, SPI_CH_CPOL_L); /* CPOL: active high */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* clear rx and tx channel if set priveously */
127*4882a593Smuzhiyun clrbits_le32(®s->ch_cfg, SPI_RX_CH_ON | SPI_TX_CH_ON);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun setbits_le32(®s->swap_cfg, SPI_RX_SWAP_EN |
130*4882a593Smuzhiyun SPI_RX_BYTE_SWAP |
131*4882a593Smuzhiyun SPI_RX_HWORD_SWAP);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* do a soft reset */
134*4882a593Smuzhiyun setbits_le32(®s->ch_cfg, SPI_CH_RST);
135*4882a593Smuzhiyun clrbits_le32(®s->ch_cfg, SPI_CH_RST);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* now set rx and tx channel ON */
138*4882a593Smuzhiyun setbits_le32(®s->ch_cfg, SPI_RX_CH_ON | SPI_TX_CH_ON | SPI_CH_HS_EN);
139*4882a593Smuzhiyun clrbits_le32(®s->cs_reg, SPI_SLAVE_SIG_INACT); /* CS low */
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Send read instruction (0x3h) followed by a 24 bit addr */
142*4882a593Smuzhiyun writel((SF_READ_DATA_CMD << 24) | SPI_FLASH_UBOOT_POS, ®s->tx_data);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* waiting for TX done */
145*4882a593Smuzhiyun while (!(readl(®s->spi_sts) & SPI_ST_TX_DONE)) {
146*4882a593Smuzhiyun if (!timeout) {
147*4882a593Smuzhiyun debug("SPI TIMEOUT\n");
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun timeout--;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun for (upto = 0, i = 0; upto < uboot_size; upto += todo, i++) {
154*4882a593Smuzhiyun todo = min(uboot_size - upto, (unsigned int)(1 << 15));
155*4882a593Smuzhiyun spi_rx_tx(regs, todo, (void *)(uboot_addr),
156*4882a593Smuzhiyun (void *)(SPI_FLASH_UBOOT_POS), i);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun setbits_le32(®s->cs_reg, SPI_SLAVE_SIG_INACT);/* make the CS high */
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * Let put controller mode to BYTE as
163*4882a593Smuzhiyun * SPI driver does not support WORD mode yet
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun clrbits_le32(®s->mode_cfg, SPI_MODE_CH_WIDTH_WORD |
166*4882a593Smuzhiyun SPI_MODE_BUS_WIDTH_WORD);
167*4882a593Smuzhiyun writel(0, ®s->swap_cfg);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * Flush spi tx, rx fifos and reset the SPI controller
171*4882a593Smuzhiyun * and clear rx/tx channel
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun clrsetbits_le32(®s->ch_cfg, SPI_CH_HS_EN, SPI_CH_RST);
174*4882a593Smuzhiyun clrbits_le32(®s->ch_cfg, SPI_CH_RST);
175*4882a593Smuzhiyun clrbits_le32(®s->ch_cfg, SPI_TX_CH_ON | SPI_RX_CH_ON);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * Copy U-Boot from mmc to RAM:
181*4882a593Smuzhiyun * COPY_BL2_FNPTR_ADDR: Address in iRAM, which Contains
182*4882a593Smuzhiyun * Pointer to API (Data transfer from mmc to ram)
183*4882a593Smuzhiyun */
copy_uboot_to_ram(void)184*4882a593Smuzhiyun void copy_uboot_to_ram(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun unsigned int bootmode = BOOT_MODE_OM;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun u32 (*copy_bl2)(u32 offset, u32 nblock, u32 dst) = NULL;
189*4882a593Smuzhiyun u32 offset = 0, size = 0;
190*4882a593Smuzhiyun #ifdef CONFIG_SPI_BOOTING
191*4882a593Smuzhiyun struct spl_machine_param *param = spl_get_machine_params();
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun #ifdef CONFIG_SUPPORT_EMMC_BOOT
194*4882a593Smuzhiyun u32 (*copy_bl2_from_emmc)(u32 nblock, u32 dst);
195*4882a593Smuzhiyun void (*end_bootop_from_emmc)(void);
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun #ifdef CONFIG_USB_BOOTING
198*4882a593Smuzhiyun int is_cr_z_set;
199*4882a593Smuzhiyun unsigned int sec_boot_check;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * Note that older hardware (before Exynos5800) does not expect any
203*4882a593Smuzhiyun * arguments, but it does not hurt to pass them, so a common function
204*4882a593Smuzhiyun * prototype is used.
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun u32 (*usb_copy)(u32 num_of_block, u32 *dst);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Read iRAM location to check for secondary USB boot mode */
209*4882a593Smuzhiyun sec_boot_check = readl(EXYNOS_IRAM_SECONDARY_BASE);
210*4882a593Smuzhiyun if (sec_boot_check == EXYNOS_USB_SECONDARY_BOOT)
211*4882a593Smuzhiyun bootmode = BOOT_MODE_USB;
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (bootmode == BOOT_MODE_OM)
215*4882a593Smuzhiyun bootmode = get_boot_mode();
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun switch (bootmode) {
218*4882a593Smuzhiyun #ifdef CONFIG_SPI_BOOTING
219*4882a593Smuzhiyun case BOOT_MODE_SERIAL:
220*4882a593Smuzhiyun /* Customised function to copy u-boot from SF */
221*4882a593Smuzhiyun exynos_spi_copy(param->uboot_size, CONFIG_SYS_TEXT_BASE);
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun #endif
224*4882a593Smuzhiyun case BOOT_MODE_SD:
225*4882a593Smuzhiyun offset = BL2_START_OFFSET;
226*4882a593Smuzhiyun size = BL2_SIZE_BLOC_COUNT;
227*4882a593Smuzhiyun copy_bl2 = get_irom_func(MMC_INDEX);
228*4882a593Smuzhiyun break;
229*4882a593Smuzhiyun #ifdef CONFIG_SUPPORT_EMMC_BOOT
230*4882a593Smuzhiyun case BOOT_MODE_EMMC:
231*4882a593Smuzhiyun /* Set the FSYS1 clock divisor value for EMMC boot */
232*4882a593Smuzhiyun emmc_boot_clk_div_set();
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun copy_bl2_from_emmc = get_irom_func(EMMC44_INDEX);
235*4882a593Smuzhiyun end_bootop_from_emmc = get_irom_func(EMMC44_END_INDEX);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun copy_bl2_from_emmc(BL2_SIZE_BLOC_COUNT, CONFIG_SYS_TEXT_BASE);
238*4882a593Smuzhiyun end_bootop_from_emmc();
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun #ifdef CONFIG_USB_BOOTING
242*4882a593Smuzhiyun case BOOT_MODE_USB:
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun * iROM needs program flow prediction to be disabled
245*4882a593Smuzhiyun * before copy from USB device to RAM
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun is_cr_z_set = config_branch_prediction(0);
248*4882a593Smuzhiyun usb_copy = get_irom_func(USB_INDEX);
249*4882a593Smuzhiyun usb_copy(0, (u32 *)CONFIG_SYS_TEXT_BASE);
250*4882a593Smuzhiyun config_branch_prediction(is_cr_z_set);
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun default:
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (copy_bl2)
258*4882a593Smuzhiyun copy_bl2(offset, size, CONFIG_SYS_TEXT_BASE);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
memzero(void * s,size_t n)261*4882a593Smuzhiyun void memzero(void *s, size_t n)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun char *ptr = s;
264*4882a593Smuzhiyun size_t i;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun for (i = 0; i < n; i++)
267*4882a593Smuzhiyun *ptr++ = '\0';
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /**
271*4882a593Smuzhiyun * Set up the U-Boot global_data pointer
272*4882a593Smuzhiyun *
273*4882a593Smuzhiyun * This sets the address of the global data, and sets up basic values.
274*4882a593Smuzhiyun *
275*4882a593Smuzhiyun * @param gdp Value to give to gd
276*4882a593Smuzhiyun */
setup_global_data(gd_t * gdp)277*4882a593Smuzhiyun static void setup_global_data(gd_t *gdp)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun gd = gdp;
280*4882a593Smuzhiyun memzero((void *)gd, sizeof(gd_t));
281*4882a593Smuzhiyun gd->flags |= GD_FLG_RELOC;
282*4882a593Smuzhiyun gd->baudrate = CONFIG_BAUDRATE;
283*4882a593Smuzhiyun gd->have_console = 1;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
board_init_f(unsigned long bootflag)286*4882a593Smuzhiyun void board_init_f(unsigned long bootflag)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun __aligned(8) gd_t local_gd;
289*4882a593Smuzhiyun __attribute__((noreturn)) void (*uboot)(void);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun setup_global_data(&local_gd);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (do_lowlevel_init())
294*4882a593Smuzhiyun power_exit_wakeup();
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun copy_uboot_to_ram();
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Jump to U-Boot image */
299*4882a593Smuzhiyun uboot = (void *)CONFIG_SYS_TEXT_BASE;
300*4882a593Smuzhiyun (*uboot)();
301*4882a593Smuzhiyun /* Never returns Here */
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Place Holders */
board_init_r(gd_t * id,ulong dest_addr)305*4882a593Smuzhiyun void board_init_r(gd_t *id, ulong dest_addr)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun /* Function attribute is no-return */
308*4882a593Smuzhiyun /* This Function never executes */
309*4882a593Smuzhiyun while (1)
310*4882a593Smuzhiyun ;
311*4882a593Smuzhiyun }
312