1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2012 Samsung Electronics 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Author: InKi Dae <inki.dae@samsung.com> 5*4882a593Smuzhiyun * Author: Donghwa Lee <dh09.lee@samsung.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __ASM_ARM_ARCH_DSIM_H_ 11*4882a593Smuzhiyun #define __ASM_ARM_ARCH_DSIM_H_ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun struct exynos_mipi_dsim { 16*4882a593Smuzhiyun unsigned int status; 17*4882a593Smuzhiyun unsigned int swrst; 18*4882a593Smuzhiyun unsigned int clkctrl; 19*4882a593Smuzhiyun unsigned int timeout; 20*4882a593Smuzhiyun unsigned int config; 21*4882a593Smuzhiyun unsigned int escmode; 22*4882a593Smuzhiyun unsigned int mdresol; 23*4882a593Smuzhiyun unsigned int mvporch; 24*4882a593Smuzhiyun unsigned int mhporch; 25*4882a593Smuzhiyun unsigned int msync; 26*4882a593Smuzhiyun unsigned int sdresol; 27*4882a593Smuzhiyun unsigned int intsrc; 28*4882a593Smuzhiyun unsigned int intmsk; 29*4882a593Smuzhiyun unsigned int pkthdr; 30*4882a593Smuzhiyun unsigned int payload; 31*4882a593Smuzhiyun unsigned int rxfifo; 32*4882a593Smuzhiyun unsigned int fifothld; 33*4882a593Smuzhiyun unsigned int fifoctrl; 34*4882a593Smuzhiyun unsigned int memacchr; 35*4882a593Smuzhiyun unsigned int pllctrl; 36*4882a593Smuzhiyun unsigned int plltmr; 37*4882a593Smuzhiyun unsigned int phyacchr; 38*4882a593Smuzhiyun unsigned int phyacchr1; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun /* 44*4882a593Smuzhiyun * Bit Definitions 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun /* DSIM_STATUS */ 47*4882a593Smuzhiyun #define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0) 48*4882a593Smuzhiyun #define DSIM_STOP_STATE_CLK (1 << 8) 49*4882a593Smuzhiyun #define DSIM_TX_READY_HS_CLK (1 << 10) 50*4882a593Smuzhiyun #define DSIM_PLL_STABLE (1 << 31) 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* DSIM_SWRST */ 53*4882a593Smuzhiyun #define DSIM_FUNCRST (1 << 16) 54*4882a593Smuzhiyun #define DSIM_SWRST (1 << 0) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* EXYNOS_DSIM_TIMEOUT */ 57*4882a593Smuzhiyun #define DSIM_LPDR_TOUT_SHIFT (0) 58*4882a593Smuzhiyun #define DSIM_BTA_TOUT_SHIFT (16) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* EXYNOS_DSIM_CLKCTRL */ 61*4882a593Smuzhiyun #define DSIM_LANE_ESC_CLKEN_SHIFT (19) 62*4882a593Smuzhiyun #define DSIM_BYTE_CLKEN_SHIFT (24) 63*4882a593Smuzhiyun #define DSIM_BYTE_CLK_SRC_SHIFT (25) 64*4882a593Smuzhiyun #define DSIM_PLL_BYPASS_SHIFT (27) 65*4882a593Smuzhiyun #define DSIM_ESC_CLKEN_SHIFT (28) 66*4882a593Smuzhiyun #define DSIM_TX_REQUEST_HSCLK_SHIFT (31) 67*4882a593Smuzhiyun #define DSIM_LANE_ESC_CLKEN(x) (((x) & 0x1f) << \ 68*4882a593Smuzhiyun DSIM_LANE_ESC_CLKEN_SHIFT) 69*4882a593Smuzhiyun #define DSIM_BYTE_CLK_ENABLE (1 << DSIM_BYTE_CLKEN_SHIFT) 70*4882a593Smuzhiyun #define DSIM_BYTE_CLK_DISABLE (0 << DSIM_BYTE_CLKEN_SHIFT) 71*4882a593Smuzhiyun #define DSIM_PLL_BYPASS_EXTERNAL (1 << DSIM_PLL_BYPASS_SHIFT) 72*4882a593Smuzhiyun #define DSIM_ESC_CLKEN_ENABLE (1 << DSIM_ESC_CLKEN_SHIFT) 73*4882a593Smuzhiyun #define DSIM_ESC_CLKEN_DISABLE (0 << DSIM_ESC_CLKEN_SHIFT) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* EXYNOS_DSIM_CONFIG */ 76*4882a593Smuzhiyun #define DSIM_NUM_OF_DATALANE_SHIFT (5) 77*4882a593Smuzhiyun #define DSIM_SUBPIX_SHIFT (8) 78*4882a593Smuzhiyun #define DSIM_MAINPIX_SHIFT (12) 79*4882a593Smuzhiyun #define DSIM_SUBVC_SHIFT (16) 80*4882a593Smuzhiyun #define DSIM_MAINVC_SHIFT (18) 81*4882a593Smuzhiyun #define DSIM_HSA_MODE_SHIFT (20) 82*4882a593Smuzhiyun #define DSIM_HBP_MODE_SHIFT (21) 83*4882a593Smuzhiyun #define DSIM_HFP_MODE_SHIFT (22) 84*4882a593Smuzhiyun #define DSIM_HSE_MODE_SHIFT (23) 85*4882a593Smuzhiyun #define DSIM_AUTO_MODE_SHIFT (24) 86*4882a593Smuzhiyun #define DSIM_VIDEO_MODE_SHIFT (25) 87*4882a593Smuzhiyun #define DSIM_BURST_MODE_SHIFT (26) 88*4882a593Smuzhiyun #define DSIM_EOT_PACKET_SHIFT (28) 89*4882a593Smuzhiyun #define DSIM_AUTO_FLUSH_SHIFT (29) 90*4882a593Smuzhiyun #define DSIM_LANE_ENx(x) (((x) & 0x1f) << 0) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define DSIM_NUM_OF_DATA_LANE(x) ((x) << DSIM_NUM_OF_DATALANE_SHIFT) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* EXYNOS_DSIM_ESCMODE */ 95*4882a593Smuzhiyun #define DSIM_TX_LPDT_SHIFT (6) 96*4882a593Smuzhiyun #define DSIM_CMD_LPDT_SHIFT (7) 97*4882a593Smuzhiyun #define DSIM_TX_LPDT_LP (1 << DSIM_TX_LPDT_SHIFT) 98*4882a593Smuzhiyun #define DSIM_CMD_LPDT_LP (1 << DSIM_CMD_LPDT_SHIFT) 99*4882a593Smuzhiyun #define DSIM_STOP_STATE_CNT_SHIFT (21) 100*4882a593Smuzhiyun #define DSIM_FORCE_STOP_STATE_SHIFT (20) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* EXYNOS_DSIM_MDRESOL */ 103*4882a593Smuzhiyun #define DSIM_MAIN_STAND_BY (1 << 31) 104*4882a593Smuzhiyun #define DSIM_MAIN_VRESOL(x) (((x) & 0x7ff) << 16) 105*4882a593Smuzhiyun #define DSIM_MAIN_HRESOL(x) (((x) & 0X7ff) << 0) 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* EXYNOS_DSIM_MVPORCH */ 108*4882a593Smuzhiyun #define DSIM_CMD_ALLOW_SHIFT (28) 109*4882a593Smuzhiyun #define DSIM_STABLE_VFP_SHIFT (16) 110*4882a593Smuzhiyun #define DSIM_MAIN_VBP_SHIFT (0) 111*4882a593Smuzhiyun #define DSIM_CMD_ALLOW_MASK (0xf << DSIM_CMD_ALLOW_SHIFT) 112*4882a593Smuzhiyun #define DSIM_STABLE_VFP_MASK (0x7ff << DSIM_STABLE_VFP_SHIFT) 113*4882a593Smuzhiyun #define DSIM_MAIN_VBP_MASK (0x7ff << DSIM_MAIN_VBP_SHIFT) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* EXYNOS_DSIM_MHPORCH */ 116*4882a593Smuzhiyun #define DSIM_MAIN_HFP_SHIFT (16) 117*4882a593Smuzhiyun #define DSIM_MAIN_HBP_SHIFT (0) 118*4882a593Smuzhiyun #define DSIM_MAIN_HFP_MASK ((0xffff) << DSIM_MAIN_HFP_SHIFT) 119*4882a593Smuzhiyun #define DSIM_MAIN_HBP_MASK ((0xffff) << DSIM_MAIN_HBP_SHIFT) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* EXYNOS_DSIM_MSYNC */ 122*4882a593Smuzhiyun #define DSIM_MAIN_VSA_SHIFT (22) 123*4882a593Smuzhiyun #define DSIM_MAIN_HSA_SHIFT (0) 124*4882a593Smuzhiyun #define DSIM_MAIN_VSA_MASK ((0x3ff) << DSIM_MAIN_VSA_SHIFT) 125*4882a593Smuzhiyun #define DSIM_MAIN_HSA_MASK ((0xffff) << DSIM_MAIN_HSA_SHIFT) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* EXYNOS_DSIM_SDRESOL */ 128*4882a593Smuzhiyun #define DSIM_SUB_STANDY_SHIFT (31) 129*4882a593Smuzhiyun #define DSIM_SUB_VRESOL_SHIFT (16) 130*4882a593Smuzhiyun #define DSIM_SUB_HRESOL_SHIFT (0) 131*4882a593Smuzhiyun #define DSIM_SUB_STANDY_MASK ((0x1) << DSIM_SUB_STANDY_SHIFT) 132*4882a593Smuzhiyun #define DSIM_SUB_VRESOL_MASK ((0x7ff) << DSIM_SUB_VRESOL_SHIFT) 133*4882a593Smuzhiyun #define DSIM_SUB_HRESOL_MASK ((0x7ff) << DSIM_SUB_HRESOL_SHIFT) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* EXYNOS_DSIM_INTSRC */ 136*4882a593Smuzhiyun #define INTSRC_FRAME_DONE (1 << 24) 137*4882a593Smuzhiyun #define INTSRC_PLL_STABLE (1 << 31) 138*4882a593Smuzhiyun #define INTSRC_SWRST_RELEASE (1 << 30) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* EXYNOS_DSIM_INTMSK */ 141*4882a593Smuzhiyun #define INTMSK_FRAME_DONE (1 << 24) 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* EXYNOS_DSIM_FIFOCTRL */ 144*4882a593Smuzhiyun #define SFR_HEADER_EMPTY (1 << 22) 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* EXYNOS_DSIM_PKTHDR */ 147*4882a593Smuzhiyun #define DSIM_PKTHDR_DI(x) (((x) & 0x3f) << 0) 148*4882a593Smuzhiyun #define DSIM_PKTHDR_DAT0(x) ((x) << 8) 149*4882a593Smuzhiyun #define DSIM_PKTHDR_DAT1(x) ((x) << 16) 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* EXYNOS_DSIM_PHYACCHR */ 152*4882a593Smuzhiyun #define DSIM_AFC_CTL(x) (((x) & 0x7) << 5) 153*4882a593Smuzhiyun #define DSIM_AFC_CTL_SHIFT (5) 154*4882a593Smuzhiyun #define DSIM_AFC_EN (1 << 14) 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* EXYNOS_DSIM_PHYACCHR1 */ 157*4882a593Smuzhiyun #define DSIM_DPDN_SWAP_DATA_SHIFT (0) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* EXYNOS_DSIM_PLLCTRL */ 160*4882a593Smuzhiyun #define DSIM_SCALER_SHIFT (1) 161*4882a593Smuzhiyun #define DSIM_MAIN_SHIFT (4) 162*4882a593Smuzhiyun #define DSIM_PREDIV_SHIFT (13) 163*4882a593Smuzhiyun #define DSIM_PRECTRL_SHIFT (20) 164*4882a593Smuzhiyun #define DSIM_PLL_EN_SHIFT (23) 165*4882a593Smuzhiyun #define DSIM_FREQ_BAND_SHIFT (24) 166*4882a593Smuzhiyun #define DSIM_ZEROCTRL_SHIFT (28) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #endif 169