1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2012 Samsung Electronics 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Author: Donghwa Lee <dh09.lee@samsung.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __ASM_ARM_ARCH_DP_H_ 10*4882a593Smuzhiyun #define __ASM_ARM_ARCH_DP_H_ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun struct exynos_dp { 15*4882a593Smuzhiyun unsigned char res1[0x10]; 16*4882a593Smuzhiyun unsigned int tx_version; 17*4882a593Smuzhiyun unsigned int tx_sw_reset; 18*4882a593Smuzhiyun unsigned int func_en1; 19*4882a593Smuzhiyun unsigned int func_en2; 20*4882a593Smuzhiyun unsigned int video_ctl1; 21*4882a593Smuzhiyun unsigned int video_ctl2; 22*4882a593Smuzhiyun unsigned int video_ctl3; 23*4882a593Smuzhiyun unsigned int video_ctl4; 24*4882a593Smuzhiyun unsigned int color_blue_cb; 25*4882a593Smuzhiyun unsigned int color_green_y; 26*4882a593Smuzhiyun unsigned int color_red_cr; 27*4882a593Smuzhiyun unsigned int video_ctl8; 28*4882a593Smuzhiyun unsigned char res2[0x4]; 29*4882a593Smuzhiyun unsigned int video_ctl10; 30*4882a593Smuzhiyun unsigned int total_ln_cfg_l; 31*4882a593Smuzhiyun unsigned int total_ln_cfg_h; 32*4882a593Smuzhiyun unsigned int active_ln_cfg_l; 33*4882a593Smuzhiyun unsigned int active_ln_cfg_h; 34*4882a593Smuzhiyun unsigned int vfp_cfg; 35*4882a593Smuzhiyun unsigned int vsw_cfg; 36*4882a593Smuzhiyun unsigned int vbp_cfg; 37*4882a593Smuzhiyun unsigned int total_pix_cfg_l; 38*4882a593Smuzhiyun unsigned int total_pix_cfg_h; 39*4882a593Smuzhiyun unsigned int active_pix_cfg_l; 40*4882a593Smuzhiyun unsigned int active_pix_cfg_h; 41*4882a593Smuzhiyun unsigned int hfp_cfg_l; 42*4882a593Smuzhiyun unsigned int hfp_cfg_h; 43*4882a593Smuzhiyun unsigned int hsw_cfg_l; 44*4882a593Smuzhiyun unsigned int hsw_cfg_h; 45*4882a593Smuzhiyun unsigned int hbp_cfg_l; 46*4882a593Smuzhiyun unsigned int hbp_cfg_h; 47*4882a593Smuzhiyun unsigned int video_status; 48*4882a593Smuzhiyun unsigned int total_ln_sta_l; 49*4882a593Smuzhiyun unsigned int total_ln_sta_h; 50*4882a593Smuzhiyun unsigned int active_ln_sta_l; 51*4882a593Smuzhiyun unsigned int active_ln_sta_h; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun unsigned int vfp_sta; 54*4882a593Smuzhiyun unsigned int vsw_sta; 55*4882a593Smuzhiyun unsigned int vbp_sta; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun unsigned int total_pix_sta_l; 58*4882a593Smuzhiyun unsigned int total_pix_sta_h; 59*4882a593Smuzhiyun unsigned int active_pix_sta_l; 60*4882a593Smuzhiyun unsigned int active_pix_sta_h; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun unsigned int hfp_sta_l; 63*4882a593Smuzhiyun unsigned int hfp_sta_h; 64*4882a593Smuzhiyun unsigned int hsw_sta_l; 65*4882a593Smuzhiyun unsigned int hsw_sta_h; 66*4882a593Smuzhiyun unsigned int hbp_sta_l; 67*4882a593Smuzhiyun unsigned int hbp_sta_h; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun unsigned char res3[0x288]; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun unsigned int lane_map; 72*4882a593Smuzhiyun unsigned char res4[0x10]; 73*4882a593Smuzhiyun unsigned int analog_ctl1; 74*4882a593Smuzhiyun unsigned int analog_ctl2; 75*4882a593Smuzhiyun unsigned int analog_ctl3; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun unsigned int pll_filter_ctl1; 78*4882a593Smuzhiyun unsigned int amp_tuning_ctl; 79*4882a593Smuzhiyun unsigned char res5[0xc]; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun unsigned int aux_hw_retry_ctl; 82*4882a593Smuzhiyun unsigned char res6[0x2c]; 83*4882a593Smuzhiyun unsigned int int_state; 84*4882a593Smuzhiyun unsigned int common_int_sta1; 85*4882a593Smuzhiyun unsigned int common_int_sta2; 86*4882a593Smuzhiyun unsigned int common_int_sta3; 87*4882a593Smuzhiyun unsigned int common_int_sta4; 88*4882a593Smuzhiyun unsigned char res7[0x8]; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun unsigned int int_sta; 91*4882a593Smuzhiyun unsigned char res8[0x1c]; 92*4882a593Smuzhiyun unsigned int int_ctl; 93*4882a593Smuzhiyun unsigned char res9[0x200]; 94*4882a593Smuzhiyun unsigned int sys_ctl1; 95*4882a593Smuzhiyun unsigned int sys_ctl2; 96*4882a593Smuzhiyun unsigned int sys_ctl3; 97*4882a593Smuzhiyun unsigned int sys_ctl4; 98*4882a593Smuzhiyun unsigned int vid_ctl; 99*4882a593Smuzhiyun unsigned char res10[0x2c]; 100*4882a593Smuzhiyun unsigned int pkt_send_ctl; 101*4882a593Smuzhiyun unsigned char res[0x4]; 102*4882a593Smuzhiyun unsigned int hdcp_ctl; 103*4882a593Smuzhiyun unsigned char res11[0x34]; 104*4882a593Smuzhiyun unsigned int link_bw_set; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun unsigned int lane_count_set; 107*4882a593Smuzhiyun unsigned int training_ptn_set; 108*4882a593Smuzhiyun unsigned int ln0_link_training_ctl; 109*4882a593Smuzhiyun unsigned int ln1_link_training_ctl; 110*4882a593Smuzhiyun unsigned int ln2_link_training_ctl; 111*4882a593Smuzhiyun unsigned int ln3_link_training_ctl; 112*4882a593Smuzhiyun unsigned int dn_spread_ctl; 113*4882a593Smuzhiyun unsigned int hw_link_training_ctl; 114*4882a593Smuzhiyun unsigned char res12[0x1c]; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun unsigned int debug_ctl; 117*4882a593Smuzhiyun unsigned int hpd_deglitch_l; 118*4882a593Smuzhiyun unsigned int hpd_deglitch_h; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun unsigned char res13[0x14]; 121*4882a593Smuzhiyun unsigned int link_debug_ctl; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun unsigned char res14[0x1c]; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun unsigned int m_vid0; 126*4882a593Smuzhiyun unsigned int m_vid1; 127*4882a593Smuzhiyun unsigned int m_vid2; 128*4882a593Smuzhiyun unsigned int n_vid0; 129*4882a593Smuzhiyun unsigned int n_vid1; 130*4882a593Smuzhiyun unsigned int n_vid2; 131*4882a593Smuzhiyun unsigned int m_vid_mon; 132*4882a593Smuzhiyun unsigned int pll_ctl; 133*4882a593Smuzhiyun unsigned int phy_pd; 134*4882a593Smuzhiyun unsigned int phy_test; 135*4882a593Smuzhiyun unsigned char res15[0x8]; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun unsigned int video_fifo_thrd; 138*4882a593Smuzhiyun unsigned char res16[0x8]; 139*4882a593Smuzhiyun unsigned int audio_margin; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun unsigned int dn_spread_ctl1; 142*4882a593Smuzhiyun unsigned int dn_spread_ctl2; 143*4882a593Smuzhiyun unsigned char res17[0x18]; 144*4882a593Smuzhiyun unsigned int m_cal_ctl; 145*4882a593Smuzhiyun unsigned int m_vid_gen_filter_th; 146*4882a593Smuzhiyun unsigned char res18[0x10]; 147*4882a593Smuzhiyun unsigned int m_aud_gen_filter_th; 148*4882a593Smuzhiyun unsigned char res50[0x4]; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun unsigned int aux_ch_sta; 151*4882a593Smuzhiyun unsigned int aux_err_num; 152*4882a593Smuzhiyun unsigned int aux_ch_defer_ctl; 153*4882a593Smuzhiyun unsigned int aux_rx_comm; 154*4882a593Smuzhiyun unsigned int buffer_data_ctl; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun unsigned int aux_ch_ctl1; 157*4882a593Smuzhiyun unsigned int aux_addr_7_0; 158*4882a593Smuzhiyun unsigned int aux_addr_15_8; 159*4882a593Smuzhiyun unsigned int aux_addr_19_16; 160*4882a593Smuzhiyun unsigned int aux_ch_ctl2; 161*4882a593Smuzhiyun unsigned char res19[0x18]; 162*4882a593Smuzhiyun unsigned int buf_data0; 163*4882a593Smuzhiyun unsigned char res20[0x3c]; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun unsigned int soc_general_ctl; 166*4882a593Smuzhiyun unsigned char res21[0x8c]; 167*4882a593Smuzhiyun unsigned int crc_con; 168*4882a593Smuzhiyun unsigned int crc_result; 169*4882a593Smuzhiyun unsigned char res22[0x8]; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun unsigned int common_int_mask1; 172*4882a593Smuzhiyun unsigned int common_int_mask2; 173*4882a593Smuzhiyun unsigned int common_int_mask3; 174*4882a593Smuzhiyun unsigned int common_int_mask4; 175*4882a593Smuzhiyun unsigned int int_sta_mask1; 176*4882a593Smuzhiyun unsigned int int_sta_mask2; 177*4882a593Smuzhiyun unsigned int int_sta_mask3; 178*4882a593Smuzhiyun unsigned int int_sta_mask4; 179*4882a593Smuzhiyun unsigned int int_sta_mask; 180*4882a593Smuzhiyun unsigned int crc_result2; 181*4882a593Smuzhiyun unsigned int scrambler_reset_cnt; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun unsigned int pn_inv; 184*4882a593Smuzhiyun unsigned int psr_config; 185*4882a593Smuzhiyun unsigned int psr_command0; 186*4882a593Smuzhiyun unsigned int psr_command1; 187*4882a593Smuzhiyun unsigned int psr_crc_mon0; 188*4882a593Smuzhiyun unsigned int psr_crc_mon1; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun unsigned char res24[0x30]; 191*4882a593Smuzhiyun unsigned int phy_bist_ctrl; 192*4882a593Smuzhiyun unsigned char res25[0xc]; 193*4882a593Smuzhiyun unsigned int phy_ctrl; 194*4882a593Smuzhiyun unsigned char res26[0x1c]; 195*4882a593Smuzhiyun unsigned int test_pattern_gen_en; 196*4882a593Smuzhiyun unsigned int test_pattern_gen_ctrl; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */ 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* For DP VIDEO CTL 1 */ 202*4882a593Smuzhiyun #define VIDEO_EN_MASK (0x01 << 7) 203*4882a593Smuzhiyun #define VIDEO_MUTE_MASK (0x01 << 6) 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* For DP VIDEO CTL 4 */ 206*4882a593Smuzhiyun #define VIDEO_BIST_MASK (0x1 << 3) 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* EXYNOS_DP_ANALOG_CTL_1 */ 209*4882a593Smuzhiyun #define SEL_BG_NEW_BANDGAP (0x0 << 6) 210*4882a593Smuzhiyun #define SEL_BG_INTERNAL_RESISTOR (0x1 << 6) 211*4882a593Smuzhiyun #define TX_TERMINAL_CTRL_73_OHM (0x0 << 4) 212*4882a593Smuzhiyun #define TX_TERMINAL_CTRL_61_OHM (0x1 << 4) 213*4882a593Smuzhiyun #define TX_TERMINAL_CTRL_50_OHM (0x2 << 4) 214*4882a593Smuzhiyun #define TX_TERMINAL_CTRL_45_OHM (0x3 << 4) 215*4882a593Smuzhiyun #define SWING_A_30PER_G_INCREASE (0x1 << 3) 216*4882a593Smuzhiyun #define SWING_A_30PER_G_NORMAL (0x0 << 3) 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* EXYNOS_DP_ANALOG_CTL_2 */ 219*4882a593Smuzhiyun #define CPREG_BLEED (0x1 << 4) 220*4882a593Smuzhiyun #define SEL_24M (0x1 << 3) 221*4882a593Smuzhiyun #define TX_DVDD_BIT_1_0000V (0x3 << 0) 222*4882a593Smuzhiyun #define TX_DVDD_BIT_1_0625V (0x4 << 0) 223*4882a593Smuzhiyun #define TX_DVDD_BIT_1_1250V (0x5 << 0) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* EXYNOS_DP_ANALOG_CTL_3 */ 226*4882a593Smuzhiyun #define DRIVE_DVDD_BIT_1_0000V (0x3 << 5) 227*4882a593Smuzhiyun #define DRIVE_DVDD_BIT_1_0625V (0x4 << 5) 228*4882a593Smuzhiyun #define DRIVE_DVDD_BIT_1_1250V (0x5 << 5) 229*4882a593Smuzhiyun #define SEL_CURRENT_DEFAULT (0x0 << 3) 230*4882a593Smuzhiyun #define VCO_BIT_000_MICRO (0x0 << 0) 231*4882a593Smuzhiyun #define VCO_BIT_200_MICRO (0x1 << 0) 232*4882a593Smuzhiyun #define VCO_BIT_300_MICRO (0x2 << 0) 233*4882a593Smuzhiyun #define VCO_BIT_400_MICRO (0x3 << 0) 234*4882a593Smuzhiyun #define VCO_BIT_500_MICRO (0x4 << 0) 235*4882a593Smuzhiyun #define VCO_BIT_600_MICRO (0x5 << 0) 236*4882a593Smuzhiyun #define VCO_BIT_700_MICRO (0x6 << 0) 237*4882a593Smuzhiyun #define VCO_BIT_900_MICRO (0x7 << 0) 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* EXYNOS_DP_PLL_FILTER_CTL_1 */ 240*4882a593Smuzhiyun #define PD_RING_OSC (0x1 << 6) 241*4882a593Smuzhiyun #define AUX_TERMINAL_CTRL_52_OHM (0x3 << 4) 242*4882a593Smuzhiyun #define AUX_TERMINAL_CTRL_69_OHM (0x2 << 4) 243*4882a593Smuzhiyun #define AUX_TERMINAL_CTRL_102_OHM (0x1 << 4) 244*4882a593Smuzhiyun #define AUX_TERMINAL_CTRL_200_OHM (0x0 << 4) 245*4882a593Smuzhiyun #define TX_CUR1_1X (0x0 << 2) 246*4882a593Smuzhiyun #define TX_CUR1_2X (0x1 << 2) 247*4882a593Smuzhiyun #define TX_CUR1_3X (0x2 << 2) 248*4882a593Smuzhiyun #define TX_CUR_1_MA (0x0 << 0) 249*4882a593Smuzhiyun #define TX_CUR_2_MA (0x1 << 0) 250*4882a593Smuzhiyun #define TX_CUR_3_MA (0x2 << 0) 251*4882a593Smuzhiyun #define TX_CUR_4_MA (0x3 << 0) 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* EXYNOS_DP_PLL_FILTER_CTL_2 */ 254*4882a593Smuzhiyun #define CH3_AMP_0_MV (0x3 << 12) 255*4882a593Smuzhiyun #define CH2_AMP_0_MV (0x3 << 8) 256*4882a593Smuzhiyun #define CH1_AMP_0_MV (0x3 << 4) 257*4882a593Smuzhiyun #define CH0_AMP_0_MV (0x3 << 0) 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* EXYNOS_DP_PLL_CTL */ 260*4882a593Smuzhiyun #define DP_PLL_PD (0x1 << 7) 261*4882a593Smuzhiyun #define DP_PLL_RESET (0x1 << 6) 262*4882a593Smuzhiyun #define DP_PLL_LOOP_BIT_DEFAULT (0x1 << 4) 263*4882a593Smuzhiyun #define DP_PLL_REF_BIT_1_1250V (0x5 << 0) 264*4882a593Smuzhiyun #define DP_PLL_REF_BIT_1_2500V (0x7 << 0) 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* EXYNOS_DP_INT_CTL */ 267*4882a593Smuzhiyun #define SOFT_INT_CTRL (0x1 << 2) 268*4882a593Smuzhiyun #define INT_POL (0x1 << 0) 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* DP TX SW RESET */ 271*4882a593Smuzhiyun #define RESET_DP_TX (0x01 << 0) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* DP FUNC_EN_1 */ 274*4882a593Smuzhiyun #define MASTER_VID_FUNC_EN_N (0x1 << 7) 275*4882a593Smuzhiyun #define SLAVE_VID_FUNC_EN_N (0x1 << 5) 276*4882a593Smuzhiyun #define AUD_FIFO_FUNC_EN_N (0x1 << 4) 277*4882a593Smuzhiyun #define AUD_FUNC_EN_N (0x1 << 3) 278*4882a593Smuzhiyun #define HDCP_FUNC_EN_N (0x1 << 2) 279*4882a593Smuzhiyun #define CRC_FUNC_EN_N (0x1 << 1) 280*4882a593Smuzhiyun #define SW_FUNC_EN_N (0x1 << 0) 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* DP FUNC_EN_2 */ 283*4882a593Smuzhiyun #define SSC_FUNC_EN_N (0x1 << 7) 284*4882a593Smuzhiyun #define AUX_FUNC_EN_N (0x1 << 2) 285*4882a593Smuzhiyun #define SERDES_FIFO_FUNC_EN_N (0x1 << 1) 286*4882a593Smuzhiyun #define LS_CLK_DOMAIN_FUNC_EN_N (0x1 << 0) 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun /* EXYNOS_DP_PHY_PD */ 289*4882a593Smuzhiyun #define PHY_PD (0x1 << 5) 290*4882a593Smuzhiyun #define AUX_PD (0x1 << 4) 291*4882a593Smuzhiyun #define CH3_PD (0x1 << 3) 292*4882a593Smuzhiyun #define CH2_PD (0x1 << 2) 293*4882a593Smuzhiyun #define CH1_PD (0x1 << 1) 294*4882a593Smuzhiyun #define CH0_PD (0x1 << 0) 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* EXYNOS_DP_COMMON_INT_STA_1 */ 297*4882a593Smuzhiyun #define VSYNC_DET (0x1 << 7) 298*4882a593Smuzhiyun #define PLL_LOCK_CHG (0x1 << 6) 299*4882a593Smuzhiyun #define SPDIF_ERR (0x1 << 5) 300*4882a593Smuzhiyun #define SPDIF_UNSTBL (0x1 << 4) 301*4882a593Smuzhiyun #define VID_FORMAT_CHG (0x1 << 3) 302*4882a593Smuzhiyun #define AUD_CLK_CHG (0x1 << 2) 303*4882a593Smuzhiyun #define VID_CLK_CHG (0x1 << 1) 304*4882a593Smuzhiyun #define SW_INT (0x1 << 0) 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* EXYNOS_DP_DEBUG_CTL */ 307*4882a593Smuzhiyun #define PLL_LOCK (0x1 << 4) 308*4882a593Smuzhiyun #define F_PLL_LOCK (0x1 << 3) 309*4882a593Smuzhiyun #define PLL_LOCK_CTRL (0x1 << 2) 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun /* EXYNOS_DP_FUNC_EN_2 */ 312*4882a593Smuzhiyun #define SSC_FUNC_EN_N (0x1 << 7) 313*4882a593Smuzhiyun #define AUX_FUNC_EN_N (0x1 << 2) 314*4882a593Smuzhiyun #define SERDES_FIFO_FUNC_EN_N (0x1 << 1) 315*4882a593Smuzhiyun #define LS_CLK_DOMAIN_FUNC_EN_N (0x1 << 0) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* EXYNOS_DP_COMMON_INT_STA_4 */ 318*4882a593Smuzhiyun #define PSR_ACTIVE (0x1 << 7) 319*4882a593Smuzhiyun #define PSR_INACTIVE (0x1 << 6) 320*4882a593Smuzhiyun #define SPDIF_BI_PHASE_ERR (0x1 << 5) 321*4882a593Smuzhiyun #define HOTPLUG_CHG (0x1 << 2) 322*4882a593Smuzhiyun #define HPD_LOST (0x1 << 1) 323*4882a593Smuzhiyun #define PLUG (0x1 << 0) 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun /* EXYNOS_DP_INT_STA */ 326*4882a593Smuzhiyun #define INT_HPD (0x1 << 6) 327*4882a593Smuzhiyun #define HW_TRAINING_FINISH (0x1 << 5) 328*4882a593Smuzhiyun #define RPLY_RECEIV (0x1 << 1) 329*4882a593Smuzhiyun #define AUX_ERR (0x1 << 0) 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* EXYNOS_DP_SYS_CTL_3 */ 332*4882a593Smuzhiyun #define HPD_STATUS (0x1 << 6) 333*4882a593Smuzhiyun #define F_HPD (0x1 << 5) 334*4882a593Smuzhiyun #define HPD_CTRL (0x1 << 4) 335*4882a593Smuzhiyun #define HDCP_RDY (0x1 << 3) 336*4882a593Smuzhiyun #define STRM_VALID (0x1 << 2) 337*4882a593Smuzhiyun #define F_VALID (0x1 << 1) 338*4882a593Smuzhiyun #define VALID_CTRL (0x1 << 0) 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun /* EXYNOS_DP_AUX_HW_RETRY_CTL */ 341*4882a593Smuzhiyun #define AUX_BIT_PERIOD_EXPECTED_DELAY(x) (((x) & 0x7) << 8) 342*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_MASK (0x3 << 3) 343*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_600_MICROSECONDS (0x0 << 3) 344*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_800_MICROSECONDS (0x1 << 3) 345*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_1000_MICROSECONDS (0x2 << 3) 346*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_1800_MICROSECONDS (0x3 << 3) 347*4882a593Smuzhiyun #define AUX_HW_RETRY_COUNT_SEL(x) (((x) & 0x7) << 0) 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun /* EXYNOS_DP_AUX_CH_DEFER_CTL */ 350*4882a593Smuzhiyun #define DEFER_CTRL_EN (0x1 << 7) 351*4882a593Smuzhiyun #define DEFER_COUNT(x) (((x) & 0x7f) << 0) 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun #define COMMON_INT_MASK_1 (0) 354*4882a593Smuzhiyun #define COMMON_INT_MASK_2 (0) 355*4882a593Smuzhiyun #define COMMON_INT_MASK_3 (0) 356*4882a593Smuzhiyun #define COMMON_INT_MASK_4 (0) 357*4882a593Smuzhiyun #define INT_STA_MASK (0) 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun /* EXYNOS_DP_BUFFER_DATA_CTL */ 360*4882a593Smuzhiyun #define BUF_CLR (0x1 << 7) 361*4882a593Smuzhiyun #define BUF_DATA_COUNT(x) (((x) & 0x1f) << 0) 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun /* EXYNOS_DP_AUX_ADDR_7_0 */ 364*4882a593Smuzhiyun #define AUX_ADDR_7_0(x) (((x) >> 0) & 0xff) 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /* EXYNOS_DP_AUX_ADDR_15_8 */ 367*4882a593Smuzhiyun #define AUX_ADDR_15_8(x) (((x) >> 8) & 0xff) 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* EXYNOS_DP_AUX_ADDR_19_16 */ 370*4882a593Smuzhiyun #define AUX_ADDR_19_16(x) (((x) >> 16) & 0x0f) 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /* EXYNOS_DP_AUX_CH_CTL_1 */ 373*4882a593Smuzhiyun #define AUX_LENGTH(x) (((x - 1) & 0xf) << 4) 374*4882a593Smuzhiyun #define AUX_TX_COMM_MASK (0xf << 0) 375*4882a593Smuzhiyun #define AUX_TX_COMM_DP_TRANSACTION (0x1 << 3) 376*4882a593Smuzhiyun #define AUX_TX_COMM_I2C_TRANSACTION (0x0 << 3) 377*4882a593Smuzhiyun #define AUX_TX_COMM_MOT (0x1 << 2) 378*4882a593Smuzhiyun #define AUX_TX_COMM_WRITE (0x0 << 0) 379*4882a593Smuzhiyun #define AUX_TX_COMM_READ (0x1 << 0) 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun /* EXYNOS_DP_AUX_CH_CTL_2 */ 382*4882a593Smuzhiyun #define ADDR_ONLY (0x1 << 1) 383*4882a593Smuzhiyun #define AUX_EN (0x1 << 0) 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun /* EXYNOS_DP_AUX_CH_STA */ 386*4882a593Smuzhiyun #define AUX_BUSY (0x1 << 4) 387*4882a593Smuzhiyun #define AUX_STATUS_MASK (0xf << 0) 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* EXYNOS_DP_AUX_RX_COMM */ 390*4882a593Smuzhiyun #define AUX_RX_COMM_I2C_DEFER (0x2 << 2) 391*4882a593Smuzhiyun #define AUX_RX_COMM_AUX_DEFER (0x2 << 0) 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun /* EXYNOS_DP_PHY_TEST */ 394*4882a593Smuzhiyun #define MACRO_RST (0x1 << 5) 395*4882a593Smuzhiyun #define CH1_TEST (0x1 << 1) 396*4882a593Smuzhiyun #define CH0_TEST (0x1 << 0) 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* EXYNOS_DP_TRAINING_PTN_SET */ 399*4882a593Smuzhiyun #define SCRAMBLER_TYPE (0x1 << 9) 400*4882a593Smuzhiyun #define HW_LINK_TRAINING_PATTERN (0x1 << 8) 401*4882a593Smuzhiyun #define SCRAMBLING_DISABLE (0x1 << 5) 402*4882a593Smuzhiyun #define SCRAMBLING_ENABLE (0x0 << 5) 403*4882a593Smuzhiyun #define LINK_QUAL_PATTERN_SET_MASK (0x3 << 2) 404*4882a593Smuzhiyun #define LINK_QUAL_PATTERN_SET_PRBS7 (0x3 << 2) 405*4882a593Smuzhiyun #define LINK_QUAL_PATTERN_SET_D10_2 (0x1 << 2) 406*4882a593Smuzhiyun #define LINK_QUAL_PATTERN_SET_DISABLE (0x0 << 2) 407*4882a593Smuzhiyun #define SW_TRAINING_PATTERN_SET_MASK (0x3 << 0) 408*4882a593Smuzhiyun #define SW_TRAINING_PATTERN_SET_PTN2 (0x2 << 0) 409*4882a593Smuzhiyun #define SW_TRAINING_PATTERN_SET_PTN1 (0x1 << 0) 410*4882a593Smuzhiyun #define SW_TRAINING_PATTERN_SET_NORMAL (0x0 << 0) 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* EXYNOS_DP_TOTAL_LINE_CFG */ 413*4882a593Smuzhiyun #define TOTAL_LINE_CFG_L(x) ((x) & 0xff) 414*4882a593Smuzhiyun #define TOTAL_LINE_CFG_H(x) ((((x) >> 8)) & 0xff) 415*4882a593Smuzhiyun #define ACTIVE_LINE_CFG_L(x) ((x) & 0xff) 416*4882a593Smuzhiyun #define ACTIVE_LINE_CFG_H(x) (((x) >> 8) & 0xff) 417*4882a593Smuzhiyun #define TOTAL_PIXEL_CFG_L(x) ((x) & 0xff) 418*4882a593Smuzhiyun #define TOTAL_PIXEL_CFG_H(x) ((((x) >> 8)) & 0xff) 419*4882a593Smuzhiyun #define ACTIVE_PIXEL_CFG_L(x) ((x) & 0xff) 420*4882a593Smuzhiyun #define ACTIVE_PIXEL_CFG_H(x) ((((x) >> 8)) & 0xff) 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun #define H_F_PORCH_CFG_L(x) ((x) & 0xff) 423*4882a593Smuzhiyun #define H_F_PORCH_CFG_H(x) ((((x) >> 8)) & 0xff) 424*4882a593Smuzhiyun #define H_SYNC_PORCH_CFG_L(x) ((x) & 0xff) 425*4882a593Smuzhiyun #define H_SYNC_PORCH_CFG_H(x) ((((x) >> 8)) & 0xff) 426*4882a593Smuzhiyun #define H_B_PORCH_CFG_L(x) ((x) & 0xff) 427*4882a593Smuzhiyun #define H_B_PORCH_CFG_H(x) ((((x) >> 8)) & 0xff) 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* EXYNOS_DP_LN0_LINK_TRAINING_CTL */ 430*4882a593Smuzhiyun #define MAX_PRE_EMPHASIS_REACH_0 (0x1 << 5) 431*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_0_SET(x) (((x) & 0x3) << 3) 432*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_0_GET(x) (((x) >> 3) & 0x3) 433*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_0_MASK (0x3 << 3) 434*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_0_SHIFT (3) 435*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_0_LEVEL_3 (0x3 << 3) 436*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_0_LEVEL_2 (0x2 << 3) 437*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_0_LEVEL_1 (0x1 << 3) 438*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_0_LEVEL_0 (0x0 << 3) 439*4882a593Smuzhiyun #define MAX_DRIVE_CURRENT_REACH_0 (0x1 << 2) 440*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_0_MASK (0x3 << 0) 441*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_0_SET(x) (((x) & 0x3) << 0) 442*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_0_GET(x) (((x) >> 0) & 0x3) 443*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_0_LEVEL_3 (0x3 << 0) 444*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_0_LEVEL_2 (0x2 << 0) 445*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_0_LEVEL_1 (0x1 << 0) 446*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_0_LEVEL_0 (0x0 << 0) 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* EXYNOS_DP_LN1_LINK_TRAINING_CTL */ 449*4882a593Smuzhiyun #define MAX_PRE_EMPHASIS_REACH_1 (0x1 << 5) 450*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_1_SET(x) (((x) & 0x3) << 3) 451*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_1_GET(x) (((x) >> 3) & 0x3) 452*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_1_MASK (0x3 << 3) 453*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_1_SHIFT (3) 454*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_1_LEVEL_3 (0x3 << 3) 455*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_1_LEVEL_2 (0x2 << 3) 456*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_1_LEVEL_1 (0x1 << 3) 457*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_1_LEVEL_0 (0x0 << 3) 458*4882a593Smuzhiyun #define MAX_DRIVE_CURRENT_REACH_1 (0x1 << 2) 459*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_1_MASK (0x3 << 0) 460*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_1_SET(x) (((x) & 0x3) << 0) 461*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_1_GET(x) (((x) >> 0) & 0x3) 462*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_1_LEVEL_3 (0x3 << 0) 463*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_1_LEVEL_2 (0x2 << 0) 464*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_1_LEVEL_1 (0x1 << 0) 465*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_1_LEVEL_0 (0x0 << 0) 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun /* EXYNOS_DP_LN2_LINK_TRAINING_CTL */ 468*4882a593Smuzhiyun #define MAX_PRE_EMPHASIS_REACH_2 (0x1 << 5) 469*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_2_SET(x) (((x) & 0x3) << 3) 470*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_2_GET(x) (((x) >> 3) & 0x3) 471*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_2_MASK (0x3 << 3) 472*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_2_SHIFT (3) 473*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_2_LEVEL_3 (0x3 << 3) 474*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_2_LEVEL_2 (0x2 << 3) 475*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_2_LEVEL_1 (0x1 << 3) 476*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_2_LEVEL_0 (0x0 << 3) 477*4882a593Smuzhiyun #define MAX_DRIVE_CURRENT_REACH_2 (0x1 << 2) 478*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_2_MASK (0x3 << 0) 479*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_2_SET(x) (((x) & 0x3) << 0) 480*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_2_GET(x) (((x) >> 0) & 0x3) 481*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_2_LEVEL_3 (0x3 << 0) 482*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_2_LEVEL_2 (0x2 << 0) 483*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_2_LEVEL_1 (0x1 << 0) 484*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_2_LEVEL_0 (0x0 << 0) 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun /* EXYNOS_DP_LN3_LINK_TRAINING_CTL */ 487*4882a593Smuzhiyun #define MAX_PRE_EMPHASIS_REACH_3 (0x1 << 5) 488*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_3_SET(x) (((x) & 0x3) << 3) 489*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_3_GET(x) (((x) >> 3) & 0x3) 490*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_3_MASK (0x3 << 3) 491*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_3_SHIFT (3) 492*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_3_LEVEL_3 (0x3 << 3) 493*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_3_LEVEL_2 (0x2 << 3) 494*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_3_LEVEL_1 (0x1 << 3) 495*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_3_LEVEL_0 (0x0 << 3) 496*4882a593Smuzhiyun #define MAX_DRIVE_CURRENT_REACH_3 (0x1 << 2) 497*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_3_MASK (0x3 << 0) 498*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_3_SET(x) (((x) & 0x3) << 0) 499*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_3_GET(x) (((x) >> 0) & 0x3) 500*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_3_LEVEL_3 (0x3 << 0) 501*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_3_LEVEL_2 (0x2 << 0) 502*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_3_LEVEL_1 (0x1 << 0) 503*4882a593Smuzhiyun #define DRIVE_CURRENT_SET_3_LEVEL_0 (0x0 << 0) 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun /* EXYNOS_DP_VIDEO_CTL_10 */ 506*4882a593Smuzhiyun #define FORMAT_SEL (0x1 << 4) 507*4882a593Smuzhiyun #define INTERACE_SCAN_CFG (0x1 << 2) 508*4882a593Smuzhiyun #define INTERACE_SCAN_CFG_SHIFT (2) 509*4882a593Smuzhiyun #define VSYNC_POLARITY_CFG (0x1 << 1) 510*4882a593Smuzhiyun #define V_S_POLARITY_CFG_SHIFT (1) 511*4882a593Smuzhiyun #define HSYNC_POLARITY_CFG (0x1 << 0) 512*4882a593Smuzhiyun #define H_S_POLARITY_CFG_SHIFT (0) 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun /* EXYNOS_DP_SOC_GENERAL_CTL */ 515*4882a593Smuzhiyun #define AUDIO_MODE_SPDIF_MODE (0x1 << 8) 516*4882a593Smuzhiyun #define AUDIO_MODE_MASTER_MODE (0x0 << 8) 517*4882a593Smuzhiyun #define MASTER_VIDEO_INTERLACE_EN (0x1 << 4) 518*4882a593Smuzhiyun #define VIDEO_MASTER_CLK_SEL (0x1 << 2) 519*4882a593Smuzhiyun #define VIDEO_MASTER_MODE_EN (0x1 << 1) 520*4882a593Smuzhiyun #define VIDEO_MODE_MASK (0x1 << 0) 521*4882a593Smuzhiyun #define VIDEO_MODE_SLAVE_MODE (0x1 << 0) 522*4882a593Smuzhiyun #define VIDEO_MODE_MASTER_MODE (0x0 << 0) 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun /* EXYNOS_DP_VIDEO_CTL_1 */ 525*4882a593Smuzhiyun #define VIDEO_EN (0x1 << 7) 526*4882a593Smuzhiyun #define HDCP_VIDEO_MUTE (0x1 << 6) 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun /* EXYNOS_DP_VIDEO_CTL_2 */ 529*4882a593Smuzhiyun #define IN_D_RANGE_MASK (0x1 << 7) 530*4882a593Smuzhiyun #define IN_D_RANGE_SHIFT (7) 531*4882a593Smuzhiyun #define IN_D_RANGE_CEA (0x1 << 7) 532*4882a593Smuzhiyun #define IN_D_RANGE_VESA (0x0 << 7) 533*4882a593Smuzhiyun #define IN_BPC_MASK (0x7 << 4) 534*4882a593Smuzhiyun #define IN_BPC_SHIFT (4) 535*4882a593Smuzhiyun #define IN_BPC_12_BITS (0x3 << 4) 536*4882a593Smuzhiyun #define IN_BPC_10_BITS (0x2 << 4) 537*4882a593Smuzhiyun #define IN_BPC_8_BITS (0x1 << 4) 538*4882a593Smuzhiyun #define IN_BPC_6_BITS (0x0 << 4) 539*4882a593Smuzhiyun #define IN_COLOR_F_MASK (0x3 << 0) 540*4882a593Smuzhiyun #define IN_COLOR_F_SHIFT (0) 541*4882a593Smuzhiyun #define IN_COLOR_F_YCBCR444 (0x2 << 0) 542*4882a593Smuzhiyun #define IN_COLOR_F_YCBCR422 (0x1 << 0) 543*4882a593Smuzhiyun #define IN_COLOR_F_RGB (0x0 << 0) 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun /* EXYNOS_DP_VIDEO_CTL_3 */ 546*4882a593Smuzhiyun #define IN_YC_COEFFI_MASK (0x1 << 7) 547*4882a593Smuzhiyun #define IN_YC_COEFFI_SHIFT (7) 548*4882a593Smuzhiyun #define IN_YC_COEFFI_ITU709 (0x1 << 7) 549*4882a593Smuzhiyun #define IN_YC_COEFFI_ITU601 (0x0 << 7) 550*4882a593Smuzhiyun #define VID_CHK_UPDATE_TYPE_MASK (0x1 << 4) 551*4882a593Smuzhiyun #define VID_CHK_UPDATE_TYPE_SHIFT (4) 552*4882a593Smuzhiyun #define VID_CHK_UPDATE_TYPE_1 (0x1 << 4) 553*4882a593Smuzhiyun #define VID_CHK_UPDATE_TYPE_0 (0x0 << 4) 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun /* EXYNOS_DP_TEST_PATTERN_GEN_EN */ 556*4882a593Smuzhiyun #define TEST_PATTERN_GEN_EN (0x1 << 0) 557*4882a593Smuzhiyun #define TEST_PATTERN_GEN_DIS (0x0 << 0) 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun /* EXYNOS_DP_TEST_PATTERN_GEN_CTRL */ 560*4882a593Smuzhiyun #define TEST_PATTERN_MODE_COLOR_SQUARE (0x3 << 0) 561*4882a593Smuzhiyun #define TEST_PATTERN_MODE_BALCK_WHITE_V_LINES (0x2 << 0) 562*4882a593Smuzhiyun #define TEST_PATTERN_MODE_COLOR_RAMP (0x1 << 0) 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun /* EXYNOS_DP_VIDEO_CTL_4 */ 565*4882a593Smuzhiyun #define BIST_EN (0x1 << 3) 566*4882a593Smuzhiyun #define BIST_WIDTH_MASK (0x1 << 2) 567*4882a593Smuzhiyun #define BIST_WIDTH_BAR_32_PIXEL (0x0 << 2) 568*4882a593Smuzhiyun #define BIST_WIDTH_BAR_64_PIXEL (0x1 << 2) 569*4882a593Smuzhiyun #define BIST_TYPE_MASK (0x3 << 0) 570*4882a593Smuzhiyun #define BIST_TYPE_COLOR_BAR (0x0 << 0) 571*4882a593Smuzhiyun #define BIST_TYPE_WHITE_GRAY_BLACK_BAR (0x1 << 0) 572*4882a593Smuzhiyun #define BIST_TYPE_MOBILE_WHITE_BAR (0x2 << 0) 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun /* EXYNOS_DP_SYS_CTL_1 */ 575*4882a593Smuzhiyun #define DET_STA (0x1 << 2) 576*4882a593Smuzhiyun #define FORCE_DET (0x1 << 1) 577*4882a593Smuzhiyun #define DET_CTRL (0x1 << 0) 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun /* EXYNOS_DP_SYS_CTL_2 */ 580*4882a593Smuzhiyun #define CHA_CRI(x) (((x) & 0xf) << 4) 581*4882a593Smuzhiyun #define CHA_STA (0x1 << 2) 582*4882a593Smuzhiyun #define FORCE_CHA (0x1 << 1) 583*4882a593Smuzhiyun #define CHA_CTRL (0x1 << 0) 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun /* EXYNOS_DP_SYS_CTL_3 */ 586*4882a593Smuzhiyun #define HPD_STATUS (0x1 << 6) 587*4882a593Smuzhiyun #define F_HPD (0x1 << 5) 588*4882a593Smuzhiyun #define HPD_CTRL (0x1 << 4) 589*4882a593Smuzhiyun #define HDCP_RDY (0x1 << 3) 590*4882a593Smuzhiyun #define STRM_VALID (0x1 << 2) 591*4882a593Smuzhiyun #define F_VALID (0x1 << 1) 592*4882a593Smuzhiyun #define VALID_CTRL (0x1 << 0) 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun /* EXYNOS_DP_SYS_CTL_4 */ 595*4882a593Smuzhiyun #define FIX_M_AUD (0x1 << 4) 596*4882a593Smuzhiyun #define ENHANCED (0x1 << 3) 597*4882a593Smuzhiyun #define FIX_M_VID (0x1 << 2) 598*4882a593Smuzhiyun #define M_VID_UPDATE_CTRL (0x3 << 0) 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun /* EXYNOS_M_VID_X */ 601*4882a593Smuzhiyun #define M_VID0_CFG(x) ((x) & 0xff) 602*4882a593Smuzhiyun #define M_VID1_CFG(x) (((x) >> 8) & 0xff) 603*4882a593Smuzhiyun #define M_VID2_CFG(x) (((x) >> 16) & 0xff) 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun /* EXYNOS_M_VID_X */ 606*4882a593Smuzhiyun #define N_VID0_CFG(x) ((x) & 0xff) 607*4882a593Smuzhiyun #define N_VID1_CFG(x) (((x) >> 8) & 0xff) 608*4882a593Smuzhiyun #define N_VID2_CFG(x) (((x) >> 16) & 0xff) 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun /* DPCD_TRAINING_PATTERN_SET */ 611*4882a593Smuzhiyun #define DPCD_SCRAMBLING_DISABLED (0x1 << 5) 612*4882a593Smuzhiyun #define DPCD_SCRAMBLING_ENABLED (0x0 << 5) 613*4882a593Smuzhiyun #define DPCD_TRAINING_PATTERN_2 (0x2 << 0) 614*4882a593Smuzhiyun #define DPCD_TRAINING_PATTERN_1 (0x1 << 0) 615*4882a593Smuzhiyun #define DPCD_TRAINING_PATTERN_DISABLED (0x0 << 0) 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun /* Definition for DPCD Register */ 618*4882a593Smuzhiyun #define DPCD_DPCD_REV (0x0000) 619*4882a593Smuzhiyun #define DPCD_MAX_LINK_RATE (0x0001) 620*4882a593Smuzhiyun #define DPCD_MAX_LANE_COUNT (0x0002) 621*4882a593Smuzhiyun #define DPCD_LINK_BW_SET (0x0100) 622*4882a593Smuzhiyun #define DPCD_LANE_COUNT_SET (0x0101) 623*4882a593Smuzhiyun #define DPCD_TRAINING_PATTERN_SET (0x0102) 624*4882a593Smuzhiyun #define DPCD_TRAINING_LANE0_SET (0x0103) 625*4882a593Smuzhiyun #define DPCD_LANE0_1_STATUS (0x0202) 626*4882a593Smuzhiyun #define DPCD_LN_ALIGN_UPDATED (0x0204) 627*4882a593Smuzhiyun #define DPCD_ADJUST_REQUEST_LANE0_1 (0x0206) 628*4882a593Smuzhiyun #define DPCD_ADJUST_REQUEST_LANE2_3 (0x0207) 629*4882a593Smuzhiyun #define DPCD_TEST_REQUEST (0x0218) 630*4882a593Smuzhiyun #define DPCD_TEST_RESPONSE (0x0260) 631*4882a593Smuzhiyun #define DPCD_TEST_EDID_CHECKSUM (0x0261) 632*4882a593Smuzhiyun #define DPCD_SINK_POWER_STATE (0x0600) 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun /* DPCD_TEST_REQUEST */ 635*4882a593Smuzhiyun #define DPCD_TEST_EDID_READ (0x1 << 2) 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun /* DPCD_TEST_RESPONSE */ 638*4882a593Smuzhiyun #define DPCD_TEST_EDID_CHECKSUM_WRITE (0x1 << 2) 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun /* DPCD_SINK_POWER_STATE */ 641*4882a593Smuzhiyun #define DPCD_SET_POWER_STATE_D0 (0x1 << 0) 642*4882a593Smuzhiyun #define DPCD_SET_POWER_STATE_D4 (0x2 << 0) 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun /* I2C EDID Chip ID, Slave Address */ 645*4882a593Smuzhiyun #define I2C_EDID_DEVICE_ADDR (0x50) 646*4882a593Smuzhiyun #define I2C_E_EDID_DEVICE_ADDR (0x30) 647*4882a593Smuzhiyun #define EDID_BLOCK_LENGTH (0x80) 648*4882a593Smuzhiyun #define EDID_HEADER_PATTERN (0x00) 649*4882a593Smuzhiyun #define EDID_EXTENSION_FLAG (0x7e) 650*4882a593Smuzhiyun #define EDID_CHECKSUM (0x7f) 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun /* DPCD_LANE0_1_STATUS */ 653*4882a593Smuzhiyun #define DPCD_LANE1_SYMBOL_LOCKED (0x1 << 6) 654*4882a593Smuzhiyun #define DPCD_LANE1_CHANNEL_EQ_DONE (0x1 << 5) 655*4882a593Smuzhiyun #define DPCD_LANE1_CR_DONE (0x1 << 4) 656*4882a593Smuzhiyun #define DPCD_LANE0_SYMBOL_LOCKED (0x1 << 2) 657*4882a593Smuzhiyun #define DPCD_LANE0_CHANNEL_EQ_DONE (0x1 << 1) 658*4882a593Smuzhiyun #define DPCD_LANE0_CR_DONE (0x1 << 0) 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun /* DPCD_ADJUST_REQUEST_LANE0_1 */ 661*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE1_MASK (0x3 << 6) 662*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE1(x) (((x) >> 6) & 0x3) 663*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE1_LEVEL_3 (0x3 << 6) 664*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE1_LEVEL_2 (0x2 << 6) 665*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE1_LEVEL_1 (0x1 << 6) 666*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE1_LEVEL_0 (0x0 << 6) 667*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE1_MASK (0x3 << 4) 668*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE1(x) (((x) >> 4) & 0x3) 669*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE1_LEVEL_3 (0x3 << 4) 670*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE1_LEVEL_2 (0x2 << 4) 671*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE1_LEVEL_1 (0x1 << 4) 672*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE1_LEVEL_0 (0x0 << 4) 673*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE0_MASK (0x3 << 2) 674*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE0(x) (((x) >> 2) & 0x3) 675*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE0_LEVEL_3 (0x3 << 2) 676*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE0_LEVEL_2 (0x2 << 2) 677*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE0_LEVEL_1 (0x1 << 2) 678*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE0_LEVEL_0 (0x0 << 2) 679*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE0_MASK (0x3 << 0) 680*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE0(x) (((x) >> 0) & 0x3) 681*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE0_LEVEL_3 (0x3 << 0) 682*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE0_LEVEL_2 (0x2 << 0) 683*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE0_LEVEL_1 (0x1 << 0) 684*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE0_LEVEL_0 (0x0 << 0) 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun /* DPCD_ADJUST_REQUEST_LANE2_3 */ 687*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE2_MASK (0x3 << 6) 688*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE2(x) (((x) >> 6) & 0x3) 689*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE2_LEVEL_3 (0x3 << 6) 690*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE2_LEVEL_2 (0x2 << 6) 691*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE2_LEVEL_1 (0x1 << 6) 692*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE2_LEVEL_0 (0x0 << 6) 693*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE2_MASK (0x3 << 4) 694*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE2(x) (((x) >> 4) & 0x3) 695*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE2_LEVEL_3 (0x3 << 4) 696*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE2_LEVEL_2 (0x2 << 4) 697*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE2_LEVEL_1 (0x1 << 4) 698*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE2_LEVEL_0 (0x0 << 4) 699*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE3_MASK (0x3 << 2) 700*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE3(x) (((x) >> 2) & 0x3) 701*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE3_LEVEL_3 (0x3 << 2) 702*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE3_LEVEL_2 (0x2 << 2) 703*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE3_LEVEL_1 (0x1 << 2) 704*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_LANE3_LEVEL_0 (0x0 << 2) 705*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE3_MASK (0x3 << 0) 706*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE3(x) (((x) >> 0) & 0x3) 707*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE3_LEVEL_3 (0x3 << 0) 708*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE3_LEVEL_2 (0x2 << 0) 709*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE3_LEVEL_1 (0x1 << 0) 710*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_LANE3_LEVEL_0 (0x0 << 0) 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun /* DPCD_LANE_COUNT_SET */ 713*4882a593Smuzhiyun #define DPCD_ENHANCED_FRAME_EN (0x1 << 7) 714*4882a593Smuzhiyun #define DPCD_LN_COUNT_SET(x) ((x) & 0x1f) 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun /* DPCD_LANE_ALIGN__STATUS_UPDATED */ 717*4882a593Smuzhiyun #define DPCD_LINK_STATUS_UPDATED (0x1 << 7) 718*4882a593Smuzhiyun #define DPCD_DOWNSTREAM_PORT_STATUS_CHANGED (0x1 << 6) 719*4882a593Smuzhiyun #define DPCD_INTERLANE_ALIGN_DONE (0x1 << 0) 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun /* DPCD_TRAINING_LANE0_SET */ 722*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_3 (0x3 << 3) 723*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_2 (0x2 << 3) 724*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_1 (0x1 << 3) 725*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 (0x0 << 3) 726*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_3 (0x3 << 0) 727*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_2 (0x2 << 0) 728*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_1 (0x1 << 0) 729*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0 (0x0 << 0) 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun #define DPCD_REQ_ADJ_SWING (0x00) 732*4882a593Smuzhiyun #define DPCD_REQ_ADJ_EMPHASIS (0x01) 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun #define DP_LANE_STAT_CR_DONE (0x01 << 0) 735*4882a593Smuzhiyun #define DP_LANE_STAT_CE_DONE (0x01 << 1) 736*4882a593Smuzhiyun #define DP_LANE_STAT_SYM_LOCK (0x01 << 2) 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun #endif 739