1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Memory setup for board based on EXYNOS4210
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Samsung Electronics
5*4882a593Smuzhiyun * Rajeshwari Shinde <rajeshwari.s@samsung.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * See file CREDITS for list of people who contributed to this
8*4882a593Smuzhiyun * project.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
11*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
12*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of
13*4882a593Smuzhiyun * the License, or (at your option) any later version.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
16*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
17*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18*4882a593Smuzhiyun * GNU General Public License for more details.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
21*4882a593Smuzhiyun * along with this program; if not, write to the Free Software
22*4882a593Smuzhiyun * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23*4882a593Smuzhiyun * MA 02111-1307 USA
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <config.h>
27*4882a593Smuzhiyun #include <asm/arch/dmc.h>
28*4882a593Smuzhiyun #include "common_setup.h"
29*4882a593Smuzhiyun #include "exynos4_setup.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct mem_timings mem = {
32*4882a593Smuzhiyun .direct_cmd_msr = {
33*4882a593Smuzhiyun DIRECT_CMD1, DIRECT_CMD2, DIRECT_CMD3, DIRECT_CMD4
34*4882a593Smuzhiyun },
35*4882a593Smuzhiyun .timingref = TIMINGREF_VAL,
36*4882a593Smuzhiyun .timingrow = TIMINGROW_VAL,
37*4882a593Smuzhiyun .timingdata = TIMINGDATA_VAL,
38*4882a593Smuzhiyun .timingpower = TIMINGPOWER_VAL,
39*4882a593Smuzhiyun .zqcontrol = ZQ_CONTROL_VAL,
40*4882a593Smuzhiyun .control0 = CONTROL0_VAL,
41*4882a593Smuzhiyun .control1 = CONTROL1_VAL,
42*4882a593Smuzhiyun .control2 = CONTROL2_VAL,
43*4882a593Smuzhiyun .concontrol = CONCONTROL_VAL,
44*4882a593Smuzhiyun .prechconfig = PRECHCONFIG,
45*4882a593Smuzhiyun .memcontrol = MEMCONTROL_VAL,
46*4882a593Smuzhiyun .memconfig0 = MEMCONFIG0_VAL,
47*4882a593Smuzhiyun .memconfig1 = MEMCONFIG1_VAL,
48*4882a593Smuzhiyun .dll_resync = FORCE_DLL_RESYNC,
49*4882a593Smuzhiyun .dll_on = DLL_CONTROL_ON,
50*4882a593Smuzhiyun };
phy_control_reset(int ctrl_no,struct exynos4_dmc * dmc)51*4882a593Smuzhiyun static void phy_control_reset(int ctrl_no, struct exynos4_dmc *dmc)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun if (ctrl_no) {
54*4882a593Smuzhiyun writel((mem.control1 | (1 << mem.dll_resync)),
55*4882a593Smuzhiyun &dmc->phycontrol1);
56*4882a593Smuzhiyun writel((mem.control1 | (0 << mem.dll_resync)),
57*4882a593Smuzhiyun &dmc->phycontrol1);
58*4882a593Smuzhiyun } else {
59*4882a593Smuzhiyun writel((mem.control0 | (0 << mem.dll_on)),
60*4882a593Smuzhiyun &dmc->phycontrol0);
61*4882a593Smuzhiyun writel((mem.control0 | (1 << mem.dll_on)),
62*4882a593Smuzhiyun &dmc->phycontrol0);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
dmc_config_mrs(struct exynos4_dmc * dmc,int chip)66*4882a593Smuzhiyun static void dmc_config_mrs(struct exynos4_dmc *dmc, int chip)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun int i;
69*4882a593Smuzhiyun unsigned long mask = 0;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (chip)
72*4882a593Smuzhiyun mask = DIRECT_CMD_CHIP1_SHIFT;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun for (i = 0; i < MEM_TIMINGS_MSR_COUNT; i++) {
75*4882a593Smuzhiyun writel(mem.direct_cmd_msr[i] | mask,
76*4882a593Smuzhiyun &dmc->directcmd);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
dmc_init(struct exynos4_dmc * dmc)80*4882a593Smuzhiyun static void dmc_init(struct exynos4_dmc *dmc)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * DLL Parameter Setting:
84*4882a593Smuzhiyun * Termination: Enable R/W
85*4882a593Smuzhiyun * Phase Delay for DQS Cleaning: 180' Shift
86*4882a593Smuzhiyun */
87*4882a593Smuzhiyun writel(mem.control1, &dmc->phycontrol1);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun * ZQ Calibration
91*4882a593Smuzhiyun * Termination: Disable
92*4882a593Smuzhiyun * Auto Calibration Start: Enable
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun writel(mem.zqcontrol, &dmc->phyzqcontrol);
95*4882a593Smuzhiyun sdelay(0x100000);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * Update DLL Information:
99*4882a593Smuzhiyun * Force DLL Resyncronization
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun phy_control_reset(1, dmc);
102*4882a593Smuzhiyun phy_control_reset(0, dmc);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Set DLL Parameters */
105*4882a593Smuzhiyun writel(mem.control1, &dmc->phycontrol1);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* DLL Start */
108*4882a593Smuzhiyun writel((mem.control0 | CTRL_START | CTRL_DLL_ON), &dmc->phycontrol0);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun writel(mem.control2, &dmc->phycontrol2);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Set Clock Ratio of Bus clock to Memory Clock */
113*4882a593Smuzhiyun writel(mem.concontrol, &dmc->concontrol);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * Memor Burst length: 8
117*4882a593Smuzhiyun * Number of chips: 2
118*4882a593Smuzhiyun * Memory Bus width: 32 bit
119*4882a593Smuzhiyun * Memory Type: DDR3
120*4882a593Smuzhiyun * Additional Latancy for PLL: 1 Cycle
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun writel(mem.memcontrol, &dmc->memcontrol);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun writel(mem.memconfig0, &dmc->memconfig0);
125*4882a593Smuzhiyun writel(mem.memconfig1, &dmc->memconfig1);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Config Precharge Policy */
128*4882a593Smuzhiyun writel(mem.prechconfig, &dmc->prechconfig);
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * TimingAref, TimingRow, TimingData, TimingPower Setting:
131*4882a593Smuzhiyun * Values as per Memory AC Parameters
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun writel(mem.timingref, &dmc->timingref);
134*4882a593Smuzhiyun writel(mem.timingrow, &dmc->timingrow);
135*4882a593Smuzhiyun writel(mem.timingdata, &dmc->timingdata);
136*4882a593Smuzhiyun writel(mem.timingpower, &dmc->timingpower);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Chip0: NOP Command: Assert and Hold CKE to high level */
139*4882a593Smuzhiyun writel(DIRECT_CMD_NOP, &dmc->directcmd);
140*4882a593Smuzhiyun sdelay(0x100000);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Chip0: EMRS2, EMRS3, EMRS, MRS Commands Using Direct Command */
143*4882a593Smuzhiyun dmc_config_mrs(dmc, 0);
144*4882a593Smuzhiyun sdelay(0x100000);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* Chip0: ZQINIT */
147*4882a593Smuzhiyun writel(DIRECT_CMD_ZQ, &dmc->directcmd);
148*4882a593Smuzhiyun sdelay(0x100000);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun writel((DIRECT_CMD_NOP | DIRECT_CMD_CHIP1_SHIFT), &dmc->directcmd);
151*4882a593Smuzhiyun sdelay(0x100000);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Chip1: EMRS2, EMRS3, EMRS, MRS Commands Using Direct Command */
154*4882a593Smuzhiyun dmc_config_mrs(dmc, 1);
155*4882a593Smuzhiyun sdelay(0x100000);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Chip1: ZQINIT */
158*4882a593Smuzhiyun writel((DIRECT_CMD_ZQ | DIRECT_CMD_CHIP1_SHIFT), &dmc->directcmd);
159*4882a593Smuzhiyun sdelay(0x100000);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun phy_control_reset(1, dmc);
162*4882a593Smuzhiyun sdelay(0x100000);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* turn on DREX0, DREX1 */
165*4882a593Smuzhiyun writel((mem.concontrol | AREF_EN), &dmc->concontrol);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
mem_ctrl_init(int reset)168*4882a593Smuzhiyun void mem_ctrl_init(int reset)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct exynos4_dmc *dmc;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * Async bridge configuration at CPU_core:
174*4882a593Smuzhiyun * 1: half_sync
175*4882a593Smuzhiyun * 0: full_sync
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun writel(1, ASYNC_CONFIG);
178*4882a593Smuzhiyun #ifdef CONFIG_ORIGEN
179*4882a593Smuzhiyun /* Interleave: 2Bit, Interleave_bit1: 0x15, Interleave_bit0: 0x7 */
180*4882a593Smuzhiyun writel(APB_SFR_INTERLEAVE_CONF_VAL, EXYNOS4_MIU_BASE +
181*4882a593Smuzhiyun APB_SFR_INTERLEAVE_CONF_OFFSET);
182*4882a593Smuzhiyun /* Update MIU Configuration */
183*4882a593Smuzhiyun writel(APB_SFR_ARBRITATION_CONF_VAL, EXYNOS4_MIU_BASE +
184*4882a593Smuzhiyun APB_SFR_ARBRITATION_CONF_OFFSET);
185*4882a593Smuzhiyun #else
186*4882a593Smuzhiyun writel(APB_SFR_INTERLEAVE_CONF_VAL, EXYNOS4_MIU_BASE +
187*4882a593Smuzhiyun APB_SFR_INTERLEAVE_CONF_OFFSET);
188*4882a593Smuzhiyun writel(INTERLEAVE_ADDR_MAP_START_ADDR, EXYNOS4_MIU_BASE +
189*4882a593Smuzhiyun ABP_SFR_INTERLEAVE_ADDRMAP_START_OFFSET);
190*4882a593Smuzhiyun writel(INTERLEAVE_ADDR_MAP_END_ADDR, EXYNOS4_MIU_BASE +
191*4882a593Smuzhiyun ABP_SFR_INTERLEAVE_ADDRMAP_END_OFFSET);
192*4882a593Smuzhiyun writel(INTERLEAVE_ADDR_MAP_EN, EXYNOS4_MIU_BASE +
193*4882a593Smuzhiyun ABP_SFR_SLV_ADDRMAP_CONF_OFFSET);
194*4882a593Smuzhiyun #ifdef CONFIG_MIU_LINEAR
195*4882a593Smuzhiyun writel(SLAVE0_SINGLE_ADDR_MAP_START_ADDR, EXYNOS4_MIU_BASE +
196*4882a593Smuzhiyun ABP_SFR_SLV0_SINGLE_ADDRMAP_START_OFFSET);
197*4882a593Smuzhiyun writel(SLAVE0_SINGLE_ADDR_MAP_END_ADDR, EXYNOS4_MIU_BASE +
198*4882a593Smuzhiyun ABP_SFR_SLV0_SINGLE_ADDRMAP_END_OFFSET);
199*4882a593Smuzhiyun writel(SLAVE1_SINGLE_ADDR_MAP_START_ADDR, EXYNOS4_MIU_BASE +
200*4882a593Smuzhiyun ABP_SFR_SLV1_SINGLE_ADDRMAP_START_OFFSET);
201*4882a593Smuzhiyun writel(SLAVE1_SINGLE_ADDR_MAP_END_ADDR, EXYNOS4_MIU_BASE +
202*4882a593Smuzhiyun ABP_SFR_SLV1_SINGLE_ADDRMAP_END_OFFSET);
203*4882a593Smuzhiyun writel(APB_SFR_SLV_ADDR_MAP_CONF_VAL, EXYNOS4_MIU_BASE +
204*4882a593Smuzhiyun ABP_SFR_SLV_ADDRMAP_CONF_OFFSET);
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun #endif
207*4882a593Smuzhiyun /* DREX0 */
208*4882a593Smuzhiyun dmc = (struct exynos4_dmc *)samsung_get_base_dmc_ctrl();
209*4882a593Smuzhiyun dmc_init(dmc);
210*4882a593Smuzhiyun dmc = (struct exynos4_dmc *)(samsung_get_base_dmc_ctrl()
211*4882a593Smuzhiyun + DMC_OFFSET);
212*4882a593Smuzhiyun dmc_init(dmc);
213*4882a593Smuzhiyun }
214