1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Mem setup common file for different types of DDR present on Exynos boards.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 Samsung Electronics
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/arch/spl.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "clock_init.h"
13*4882a593Smuzhiyun #include "common_setup.h"
14*4882a593Smuzhiyun #include "exynos5_setup.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define ZQ_INIT_TIMEOUT 10000
17*4882a593Smuzhiyun
dmc_config_zq(struct mem_timings * mem,uint32_t * phy0_con16,uint32_t * phy1_con16,uint32_t * phy0_con17,uint32_t * phy1_con17)18*4882a593Smuzhiyun int dmc_config_zq(struct mem_timings *mem, uint32_t *phy0_con16,
19*4882a593Smuzhiyun uint32_t *phy1_con16, uint32_t *phy0_con17,
20*4882a593Smuzhiyun uint32_t *phy1_con17)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun unsigned long val = 0;
23*4882a593Smuzhiyun int i;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun * ZQ Calibration:
27*4882a593Smuzhiyun * Select Driver Strength,
28*4882a593Smuzhiyun * long calibration for manual calibration
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun val = PHY_CON16_RESET_VAL;
31*4882a593Smuzhiyun val |= mem->zq_mode_dds << PHY_CON16_ZQ_MODE_DDS_SHIFT;
32*4882a593Smuzhiyun val |= mem->zq_mode_term << PHY_CON16_ZQ_MODE_TERM_SHIFT;
33*4882a593Smuzhiyun val |= ZQ_CLK_DIV_EN;
34*4882a593Smuzhiyun writel(val, phy0_con16);
35*4882a593Smuzhiyun writel(val, phy1_con16);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Disable termination */
38*4882a593Smuzhiyun if (mem->zq_mode_noterm)
39*4882a593Smuzhiyun val |= PHY_CON16_ZQ_MODE_NOTERM_MASK;
40*4882a593Smuzhiyun writel(val, phy0_con16);
41*4882a593Smuzhiyun writel(val, phy1_con16);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* ZQ_MANUAL_START: Enable */
44*4882a593Smuzhiyun val |= ZQ_MANUAL_STR;
45*4882a593Smuzhiyun writel(val, phy0_con16);
46*4882a593Smuzhiyun writel(val, phy1_con16);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* ZQ_MANUAL_START: Disable */
49*4882a593Smuzhiyun val &= ~ZQ_MANUAL_STR;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * Since we are manaully calibrating the ZQ values,
53*4882a593Smuzhiyun * we are looping for the ZQ_init to complete.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun i = ZQ_INIT_TIMEOUT;
56*4882a593Smuzhiyun while ((readl(phy0_con17) & ZQ_DONE) != ZQ_DONE && i > 0) {
57*4882a593Smuzhiyun sdelay(100);
58*4882a593Smuzhiyun i--;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun if (!i)
61*4882a593Smuzhiyun return -1;
62*4882a593Smuzhiyun writel(val, phy0_con16);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun i = ZQ_INIT_TIMEOUT;
65*4882a593Smuzhiyun while ((readl(phy1_con17) & ZQ_DONE) != ZQ_DONE && i > 0) {
66*4882a593Smuzhiyun sdelay(100);
67*4882a593Smuzhiyun i--;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun if (!i)
70*4882a593Smuzhiyun return -1;
71*4882a593Smuzhiyun writel(val, phy1_con16);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
update_reset_dll(uint32_t * phycontrol0,enum ddr_mode mode)76*4882a593Smuzhiyun void update_reset_dll(uint32_t *phycontrol0, enum ddr_mode mode)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun unsigned long val;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (mode == DDR_MODE_DDR3) {
81*4882a593Smuzhiyun val = MEM_TERM_EN | PHY_TERM_EN | DMC_CTRL_SHGATE;
82*4882a593Smuzhiyun writel(val, phycontrol0);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* Update DLL Information: Force DLL Resyncronization */
86*4882a593Smuzhiyun val = readl(phycontrol0);
87*4882a593Smuzhiyun val |= FP_RSYNC;
88*4882a593Smuzhiyun writel(val, phycontrol0);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Reset Force DLL Resyncronization */
91*4882a593Smuzhiyun val = readl(phycontrol0);
92*4882a593Smuzhiyun val &= ~FP_RSYNC;
93*4882a593Smuzhiyun writel(val, phycontrol0);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
dmc_config_mrs(struct mem_timings * mem,uint32_t * directcmd)96*4882a593Smuzhiyun void dmc_config_mrs(struct mem_timings *mem, uint32_t *directcmd)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun int channel, chip;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun for (channel = 0; channel < mem->dmc_channels; channel++) {
101*4882a593Smuzhiyun unsigned long mask;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun mask = channel << DIRECT_CMD_CHANNEL_SHIFT;
104*4882a593Smuzhiyun for (chip = 0; chip < mem->chips_to_configure; chip++) {
105*4882a593Smuzhiyun int i;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun mask |= chip << DIRECT_CMD_CHIP_SHIFT;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Sending NOP command */
110*4882a593Smuzhiyun writel(DIRECT_CMD_NOP | mask, directcmd);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun * TODO(alim.akhtar@samsung.com): Do we need these
114*4882a593Smuzhiyun * delays? This one and the next were not there for
115*4882a593Smuzhiyun * DDR3.
116*4882a593Smuzhiyun */
117*4882a593Smuzhiyun sdelay(0x10000);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Sending EMRS/MRS commands */
120*4882a593Smuzhiyun for (i = 0; i < MEM_TIMINGS_MSR_COUNT; i++) {
121*4882a593Smuzhiyun writel(mem->direct_cmd_msr[i] | mask,
122*4882a593Smuzhiyun directcmd);
123*4882a593Smuzhiyun sdelay(0x10000);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (mem->send_zq_init) {
127*4882a593Smuzhiyun /* Sending ZQINIT command */
128*4882a593Smuzhiyun writel(DIRECT_CMD_ZQINIT | mask,
129*4882a593Smuzhiyun directcmd);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun sdelay(10000);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
dmc_config_prech(struct mem_timings * mem,uint32_t * directcmd)137*4882a593Smuzhiyun void dmc_config_prech(struct mem_timings *mem, uint32_t *directcmd)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun int channel, chip;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun for (channel = 0; channel < mem->dmc_channels; channel++) {
142*4882a593Smuzhiyun unsigned long mask;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun mask = channel << DIRECT_CMD_CHANNEL_SHIFT;
145*4882a593Smuzhiyun for (chip = 0; chip < mem->chips_per_channel; chip++) {
146*4882a593Smuzhiyun mask |= chip << DIRECT_CMD_CHIP_SHIFT;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* PALL (all banks precharge) CMD */
149*4882a593Smuzhiyun writel(DIRECT_CMD_PALL | mask, directcmd);
150*4882a593Smuzhiyun sdelay(0x10000);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
mem_ctrl_init(int reset)155*4882a593Smuzhiyun void mem_ctrl_init(int reset)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct spl_machine_param *param = spl_get_machine_params();
158*4882a593Smuzhiyun struct mem_timings *mem;
159*4882a593Smuzhiyun int ret;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun mem = clock_get_mem_timings();
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* If there are any other memory variant, add their init call below */
164*4882a593Smuzhiyun if (param->mem_type == DDR_MODE_DDR3) {
165*4882a593Smuzhiyun ret = ddr3_mem_ctrl_init(mem, reset);
166*4882a593Smuzhiyun if (ret) {
167*4882a593Smuzhiyun /* will hang if failed to init memory control */
168*4882a593Smuzhiyun while (1)
169*4882a593Smuzhiyun ;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun } else {
172*4882a593Smuzhiyun /* will hang if unknow memory type */
173*4882a593Smuzhiyun while (1)
174*4882a593Smuzhiyun ;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177