xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-exynos/clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2010 Samsung Electronics
3*4882a593Smuzhiyun  * Minkyu Kang <mk7.kang@samsung.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/clock.h>
11*4882a593Smuzhiyun #include <asm/arch/clk.h>
12*4882a593Smuzhiyun #include <asm/arch/periph.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define PLL_DIV_1024	1024
15*4882a593Smuzhiyun #define PLL_DIV_65535	65535
16*4882a593Smuzhiyun #define PLL_DIV_65536	65536
17*4882a593Smuzhiyun /* *
18*4882a593Smuzhiyun  * This structure is to store the src bit, div bit and prediv bit
19*4882a593Smuzhiyun  * positions of the peripheral clocks of the src and div registers
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun struct clk_bit_info {
22*4882a593Smuzhiyun 	enum periph_id id;
23*4882a593Smuzhiyun 	int32_t src_mask;
24*4882a593Smuzhiyun 	int32_t div_mask;
25*4882a593Smuzhiyun 	int32_t prediv_mask;
26*4882a593Smuzhiyun 	int8_t src_bit;
27*4882a593Smuzhiyun 	int8_t div_bit;
28*4882a593Smuzhiyun 	int8_t prediv_bit;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static struct clk_bit_info exynos5_bit_info[] = {
32*4882a593Smuzhiyun 	/* periph id		s_mask	d_mask	p_mask	s_bit	d_bit	p_bit */
33*4882a593Smuzhiyun 	{PERIPH_ID_UART0,	0xf,	0xf,	-1,	0,	0,	-1},
34*4882a593Smuzhiyun 	{PERIPH_ID_UART1,	0xf,	0xf,	-1,	4,	4,	-1},
35*4882a593Smuzhiyun 	{PERIPH_ID_UART2,	0xf,	0xf,	-1,	8,	8,	-1},
36*4882a593Smuzhiyun 	{PERIPH_ID_UART3,	0xf,	0xf,	-1,	12,	12,	-1},
37*4882a593Smuzhiyun 	{PERIPH_ID_I2C0,	-1,	0x7,	0x7,	-1,	24,	0},
38*4882a593Smuzhiyun 	{PERIPH_ID_I2C1,	-1,	0x7,	0x7,	-1,	24,	0},
39*4882a593Smuzhiyun 	{PERIPH_ID_I2C2,	-1,	0x7,	0x7,	-1,	24,	0},
40*4882a593Smuzhiyun 	{PERIPH_ID_I2C3,	-1,	0x7,	0x7,	-1,	24,	0},
41*4882a593Smuzhiyun 	{PERIPH_ID_I2C4,	-1,	0x7,	0x7,	-1,	24,	0},
42*4882a593Smuzhiyun 	{PERIPH_ID_I2C5,	-1,	0x7,	0x7,	-1,	24,	0},
43*4882a593Smuzhiyun 	{PERIPH_ID_I2C6,	-1,	0x7,	0x7,	-1,	24,	0},
44*4882a593Smuzhiyun 	{PERIPH_ID_I2C7,	-1,	0x7,	0x7,	-1,	24,	0},
45*4882a593Smuzhiyun 	{PERIPH_ID_SPI0,	0xf,	0xf,	0xff,	16,	0,	8},
46*4882a593Smuzhiyun 	{PERIPH_ID_SPI1,	0xf,	0xf,	0xff,	20,	16,	24},
47*4882a593Smuzhiyun 	{PERIPH_ID_SPI2,	0xf,	0xf,	0xff,	24,	0,	8},
48*4882a593Smuzhiyun 	{PERIPH_ID_SDMMC0,	0xf,	0xf,	0xff,	0,	0,	8},
49*4882a593Smuzhiyun 	{PERIPH_ID_SDMMC1,	0xf,	0xf,	0xff,	4,	16,	24},
50*4882a593Smuzhiyun 	{PERIPH_ID_SDMMC2,	0xf,	0xf,	0xff,	8,	0,	8},
51*4882a593Smuzhiyun 	{PERIPH_ID_SDMMC3,	0xf,	0xf,	0xff,	12,	16,	24},
52*4882a593Smuzhiyun 	{PERIPH_ID_I2S0,	0xf,	0xf,	0xff,	0,	0,	4},
53*4882a593Smuzhiyun 	{PERIPH_ID_I2S1,	0xf,	0xf,	0xff,	4,	12,	16},
54*4882a593Smuzhiyun 	{PERIPH_ID_SPI3,	0xf,	0xf,	0xff,	0,	0,	4},
55*4882a593Smuzhiyun 	{PERIPH_ID_SPI4,	0xf,	0xf,	0xff,	4,	12,	16},
56*4882a593Smuzhiyun 	{PERIPH_ID_SDMMC4,	0xf,	0xf,	0xff,	16,	0,	8},
57*4882a593Smuzhiyun 	{PERIPH_ID_PWM0,	0xf,	0xf,	-1,	24,	0,	-1},
58*4882a593Smuzhiyun 	{PERIPH_ID_PWM1,	0xf,	0xf,	-1,	24,	0,	-1},
59*4882a593Smuzhiyun 	{PERIPH_ID_PWM2,	0xf,	0xf,	-1,	24,	0,	-1},
60*4882a593Smuzhiyun 	{PERIPH_ID_PWM3,	0xf,	0xf,	-1,	24,	0,	-1},
61*4882a593Smuzhiyun 	{PERIPH_ID_PWM4,	0xf,	0xf,	-1,	24,	0,	-1},
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	{PERIPH_ID_NONE,	-1,	-1,	-1,	-1,	-1,	-1},
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static struct clk_bit_info exynos542x_bit_info[] = {
67*4882a593Smuzhiyun 	/* periph id		s_mask	d_mask	p_mask	s_bit	d_bit	p_bit */
68*4882a593Smuzhiyun 	{PERIPH_ID_UART0,	0xf,	0xf,	-1,	4,	8,	-1},
69*4882a593Smuzhiyun 	{PERIPH_ID_UART1,	0xf,	0xf,	-1,	8,	12,	-1},
70*4882a593Smuzhiyun 	{PERIPH_ID_UART2,	0xf,	0xf,	-1,	12,	16,	-1},
71*4882a593Smuzhiyun 	{PERIPH_ID_UART3,	0xf,	0xf,	-1,	16,	20,	-1},
72*4882a593Smuzhiyun 	{PERIPH_ID_I2C0,	-1,	0x3f,	-1,	-1,	8,	-1},
73*4882a593Smuzhiyun 	{PERIPH_ID_I2C1,	-1,	0x3f,	-1,	-1,	8,	-1},
74*4882a593Smuzhiyun 	{PERIPH_ID_I2C2,	-1,	0x3f,	-1,	-1,	8,	-1},
75*4882a593Smuzhiyun 	{PERIPH_ID_I2C3,	-1,	0x3f,	-1,	-1,	8,	-1},
76*4882a593Smuzhiyun 	{PERIPH_ID_I2C4,	-1,	0x3f,	-1,	-1,	8,	-1},
77*4882a593Smuzhiyun 	{PERIPH_ID_I2C5,	-1,	0x3f,	-1,	-1,	8,	-1},
78*4882a593Smuzhiyun 	{PERIPH_ID_I2C6,	-1,	0x3f,	-1,	-1,	8,	-1},
79*4882a593Smuzhiyun 	{PERIPH_ID_I2C7,	-1,	0x3f,	-1,	-1,	8,	-1},
80*4882a593Smuzhiyun 	{PERIPH_ID_SPI0,	0xf,	0xf,	0xff,	20,	20,	8},
81*4882a593Smuzhiyun 	{PERIPH_ID_SPI1,	0xf,	0xf,	0xff,	24,	24,	16},
82*4882a593Smuzhiyun 	{PERIPH_ID_SPI2,	0xf,	0xf,	0xff,	28,	28,	24},
83*4882a593Smuzhiyun 	{PERIPH_ID_SDMMC0,	0x7,	0x3ff,	-1,	8,	0,	-1},
84*4882a593Smuzhiyun 	{PERIPH_ID_SDMMC1,	0x7,	0x3ff,	-1,	12,	10,	-1},
85*4882a593Smuzhiyun 	{PERIPH_ID_SDMMC2,	0x7,	0x3ff,	-1,	16,	20,	-1},
86*4882a593Smuzhiyun 	{PERIPH_ID_I2C8,	-1,	0x3f,	-1,	-1,	8,	-1},
87*4882a593Smuzhiyun 	{PERIPH_ID_I2C9,	-1,	0x3f,	-1,	-1,	8,	-1},
88*4882a593Smuzhiyun 	{PERIPH_ID_I2S0,	0xf,	0xf,	0xff,	0,	0,	4},
89*4882a593Smuzhiyun 	{PERIPH_ID_I2S1,	0xf,	0xf,	0xff,	4,	12,	16},
90*4882a593Smuzhiyun 	{PERIPH_ID_SPI3,	0xf,	0xf,	0xff,	12,	16,	0},
91*4882a593Smuzhiyun 	{PERIPH_ID_SPI4,	0xf,	0xf,	0xff,	16,	20,	8},
92*4882a593Smuzhiyun 	{PERIPH_ID_PWM0,	0xf,	0xf,	-1,	24,	28,	-1},
93*4882a593Smuzhiyun 	{PERIPH_ID_PWM1,	0xf,	0xf,	-1,	24,	28,	-1},
94*4882a593Smuzhiyun 	{PERIPH_ID_PWM2,	0xf,	0xf,	-1,	24,	28,	-1},
95*4882a593Smuzhiyun 	{PERIPH_ID_PWM3,	0xf,	0xf,	-1,	24,	28,	-1},
96*4882a593Smuzhiyun 	{PERIPH_ID_PWM4,	0xf,	0xf,	-1,	24,	28,	-1},
97*4882a593Smuzhiyun 	{PERIPH_ID_I2C10,	-1,	0x3f,	-1,	-1,	8,	-1},
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	{PERIPH_ID_NONE,	-1,	-1,	-1,	-1,	-1,	-1},
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* Epll Clock division values to achive different frequency output */
103*4882a593Smuzhiyun static struct set_epll_con_val exynos5_epll_div[] = {
104*4882a593Smuzhiyun 	{ 192000000, 0, 48, 3, 1, 0 },
105*4882a593Smuzhiyun 	{ 180000000, 0, 45, 3, 1, 0 },
106*4882a593Smuzhiyun 	{  73728000, 1, 73, 3, 3, 47710 },
107*4882a593Smuzhiyun 	{  67737600, 1, 90, 4, 3, 20762 },
108*4882a593Smuzhiyun 	{  49152000, 0, 49, 3, 3, 9961 },
109*4882a593Smuzhiyun 	{  45158400, 0, 45, 3, 3, 10381 },
110*4882a593Smuzhiyun 	{ 180633600, 0, 45, 3, 1, 10381 }
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* exynos: return pll clock frequency */
exynos_get_pll_clk(int pllreg,unsigned int r,unsigned int k)114*4882a593Smuzhiyun static int exynos_get_pll_clk(int pllreg, unsigned int r, unsigned int k)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	unsigned long m, p, s = 0, mask, fout;
117*4882a593Smuzhiyun 	unsigned int div;
118*4882a593Smuzhiyun 	unsigned int freq;
119*4882a593Smuzhiyun 	/*
120*4882a593Smuzhiyun 	 * APLL_CON: MIDV [25:16]
121*4882a593Smuzhiyun 	 * MPLL_CON: MIDV [25:16]
122*4882a593Smuzhiyun 	 * EPLL_CON: MIDV [24:16]
123*4882a593Smuzhiyun 	 * VPLL_CON: MIDV [24:16]
124*4882a593Smuzhiyun 	 * BPLL_CON: MIDV [25:16]: Exynos5
125*4882a593Smuzhiyun 	 */
126*4882a593Smuzhiyun 	if (pllreg == APLL || pllreg == MPLL || pllreg == BPLL ||
127*4882a593Smuzhiyun 	    pllreg == SPLL)
128*4882a593Smuzhiyun 		mask = 0x3ff;
129*4882a593Smuzhiyun 	else
130*4882a593Smuzhiyun 		mask = 0x1ff;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	m = (r >> 16) & mask;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* PDIV [13:8] */
135*4882a593Smuzhiyun 	p = (r >> 8) & 0x3f;
136*4882a593Smuzhiyun 	/* SDIV [2:0] */
137*4882a593Smuzhiyun 	s = r & 0x7;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	freq = CONFIG_SYS_CLK_FREQ;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (pllreg == EPLL || pllreg == RPLL) {
142*4882a593Smuzhiyun 		k = k & 0xffff;
143*4882a593Smuzhiyun 		/* FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV) */
144*4882a593Smuzhiyun 		fout = (m + k / PLL_DIV_65536) * (freq / (p * (1 << s)));
145*4882a593Smuzhiyun 	} else if (pllreg == VPLL) {
146*4882a593Smuzhiyun 		k = k & 0xfff;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 		/*
149*4882a593Smuzhiyun 		 * Exynos4210
150*4882a593Smuzhiyun 		 * FOUT = (MDIV + K / 1024) * FIN / (PDIV * 2^SDIV)
151*4882a593Smuzhiyun 		 *
152*4882a593Smuzhiyun 		 * Exynos4412
153*4882a593Smuzhiyun 		 * FOUT = (MDIV + K / 65535) * FIN / (PDIV * 2^SDIV)
154*4882a593Smuzhiyun 		 *
155*4882a593Smuzhiyun 		 * Exynos5250
156*4882a593Smuzhiyun 		 * FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV)
157*4882a593Smuzhiyun 		 */
158*4882a593Smuzhiyun 		if (proid_is_exynos4210())
159*4882a593Smuzhiyun 			div = PLL_DIV_1024;
160*4882a593Smuzhiyun 		else if (proid_is_exynos4412())
161*4882a593Smuzhiyun 			div = PLL_DIV_65535;
162*4882a593Smuzhiyun 		else if (proid_is_exynos5250() || proid_is_exynos5420() ||
163*4882a593Smuzhiyun 			 proid_is_exynos5422())
164*4882a593Smuzhiyun 			div = PLL_DIV_65536;
165*4882a593Smuzhiyun 		else
166*4882a593Smuzhiyun 			return 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 		fout = (m + k / div) * (freq / (p * (1 << s)));
169*4882a593Smuzhiyun 	} else {
170*4882a593Smuzhiyun 		/*
171*4882a593Smuzhiyun 		 * Exynos4412 / Exynos5250
172*4882a593Smuzhiyun 		 * FOUT = MDIV * FIN / (PDIV * 2^SDIV)
173*4882a593Smuzhiyun 		 *
174*4882a593Smuzhiyun 		 * Exynos4210
175*4882a593Smuzhiyun 		 * FOUT = MDIV * FIN / (PDIV * 2^(SDIV-1))
176*4882a593Smuzhiyun 		 */
177*4882a593Smuzhiyun 		if (proid_is_exynos4210())
178*4882a593Smuzhiyun 			fout = m * (freq / (p * (1 << (s - 1))));
179*4882a593Smuzhiyun 		else
180*4882a593Smuzhiyun 			fout = m * (freq / (p * (1 << s)));
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 	return fout;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* exynos4: return pll clock frequency */
exynos4_get_pll_clk(int pllreg)186*4882a593Smuzhiyun static unsigned long exynos4_get_pll_clk(int pllreg)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct exynos4_clock *clk =
189*4882a593Smuzhiyun 		(struct exynos4_clock *)samsung_get_base_clock();
190*4882a593Smuzhiyun 	unsigned long r, k = 0;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	switch (pllreg) {
193*4882a593Smuzhiyun 	case APLL:
194*4882a593Smuzhiyun 		r = readl(&clk->apll_con0);
195*4882a593Smuzhiyun 		break;
196*4882a593Smuzhiyun 	case MPLL:
197*4882a593Smuzhiyun 		r = readl(&clk->mpll_con0);
198*4882a593Smuzhiyun 		break;
199*4882a593Smuzhiyun 	case EPLL:
200*4882a593Smuzhiyun 		r = readl(&clk->epll_con0);
201*4882a593Smuzhiyun 		k = readl(&clk->epll_con1);
202*4882a593Smuzhiyun 		break;
203*4882a593Smuzhiyun 	case VPLL:
204*4882a593Smuzhiyun 		r = readl(&clk->vpll_con0);
205*4882a593Smuzhiyun 		k = readl(&clk->vpll_con1);
206*4882a593Smuzhiyun 		break;
207*4882a593Smuzhiyun 	default:
208*4882a593Smuzhiyun 		printf("Unsupported PLL (%d)\n", pllreg);
209*4882a593Smuzhiyun 		return 0;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return exynos_get_pll_clk(pllreg, r, k);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* exynos4x12: return pll clock frequency */
exynos4x12_get_pll_clk(int pllreg)216*4882a593Smuzhiyun static unsigned long exynos4x12_get_pll_clk(int pllreg)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct exynos4x12_clock *clk =
219*4882a593Smuzhiyun 		(struct exynos4x12_clock *)samsung_get_base_clock();
220*4882a593Smuzhiyun 	unsigned long r, k = 0;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	switch (pllreg) {
223*4882a593Smuzhiyun 	case APLL:
224*4882a593Smuzhiyun 		r = readl(&clk->apll_con0);
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 	case MPLL:
227*4882a593Smuzhiyun 		r = readl(&clk->mpll_con0);
228*4882a593Smuzhiyun 		break;
229*4882a593Smuzhiyun 	case EPLL:
230*4882a593Smuzhiyun 		r = readl(&clk->epll_con0);
231*4882a593Smuzhiyun 		k = readl(&clk->epll_con1);
232*4882a593Smuzhiyun 		break;
233*4882a593Smuzhiyun 	case VPLL:
234*4882a593Smuzhiyun 		r = readl(&clk->vpll_con0);
235*4882a593Smuzhiyun 		k = readl(&clk->vpll_con1);
236*4882a593Smuzhiyun 		break;
237*4882a593Smuzhiyun 	default:
238*4882a593Smuzhiyun 		printf("Unsupported PLL (%d)\n", pllreg);
239*4882a593Smuzhiyun 		return 0;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	return exynos_get_pll_clk(pllreg, r, k);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /* exynos5: return pll clock frequency */
exynos5_get_pll_clk(int pllreg)246*4882a593Smuzhiyun static unsigned long exynos5_get_pll_clk(int pllreg)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct exynos5_clock *clk =
249*4882a593Smuzhiyun 		(struct exynos5_clock *)samsung_get_base_clock();
250*4882a593Smuzhiyun 	unsigned long r, k = 0, fout;
251*4882a593Smuzhiyun 	unsigned int pll_div2_sel, fout_sel;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	switch (pllreg) {
254*4882a593Smuzhiyun 	case APLL:
255*4882a593Smuzhiyun 		r = readl(&clk->apll_con0);
256*4882a593Smuzhiyun 		break;
257*4882a593Smuzhiyun 	case MPLL:
258*4882a593Smuzhiyun 		r = readl(&clk->mpll_con0);
259*4882a593Smuzhiyun 		break;
260*4882a593Smuzhiyun 	case EPLL:
261*4882a593Smuzhiyun 		r = readl(&clk->epll_con0);
262*4882a593Smuzhiyun 		k = readl(&clk->epll_con1);
263*4882a593Smuzhiyun 		break;
264*4882a593Smuzhiyun 	case VPLL:
265*4882a593Smuzhiyun 		r = readl(&clk->vpll_con0);
266*4882a593Smuzhiyun 		k = readl(&clk->vpll_con1);
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 	case BPLL:
269*4882a593Smuzhiyun 		r = readl(&clk->bpll_con0);
270*4882a593Smuzhiyun 		break;
271*4882a593Smuzhiyun 	default:
272*4882a593Smuzhiyun 		printf("Unsupported PLL (%d)\n", pllreg);
273*4882a593Smuzhiyun 		return 0;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	fout = exynos_get_pll_clk(pllreg, r, k);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* According to the user manual, in EVT1 MPLL and BPLL always gives
279*4882a593Smuzhiyun 	 * 1.6GHz clock, so divide by 2 to get 800MHz MPLL clock.*/
280*4882a593Smuzhiyun 	if (pllreg == MPLL || pllreg == BPLL) {
281*4882a593Smuzhiyun 		pll_div2_sel = readl(&clk->pll_div2_sel);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		switch (pllreg) {
284*4882a593Smuzhiyun 		case MPLL:
285*4882a593Smuzhiyun 			fout_sel = (pll_div2_sel >> MPLL_FOUT_SEL_SHIFT)
286*4882a593Smuzhiyun 					& MPLL_FOUT_SEL_MASK;
287*4882a593Smuzhiyun 			break;
288*4882a593Smuzhiyun 		case BPLL:
289*4882a593Smuzhiyun 			fout_sel = (pll_div2_sel >> BPLL_FOUT_SEL_SHIFT)
290*4882a593Smuzhiyun 					& BPLL_FOUT_SEL_MASK;
291*4882a593Smuzhiyun 			break;
292*4882a593Smuzhiyun 		default:
293*4882a593Smuzhiyun 			fout_sel = -1;
294*4882a593Smuzhiyun 			break;
295*4882a593Smuzhiyun 		}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		if (fout_sel == 0)
298*4882a593Smuzhiyun 			fout /= 2;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return fout;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /* exynos542x: return pll clock frequency */
exynos542x_get_pll_clk(int pllreg)305*4882a593Smuzhiyun static unsigned long exynos542x_get_pll_clk(int pllreg)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct exynos5420_clock *clk =
308*4882a593Smuzhiyun 		(struct exynos5420_clock *)samsung_get_base_clock();
309*4882a593Smuzhiyun 	unsigned long r, k = 0;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	switch (pllreg) {
312*4882a593Smuzhiyun 	case APLL:
313*4882a593Smuzhiyun 		r = readl(&clk->apll_con0);
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 	case MPLL:
316*4882a593Smuzhiyun 		r = readl(&clk->mpll_con0);
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	case EPLL:
319*4882a593Smuzhiyun 		r = readl(&clk->epll_con0);
320*4882a593Smuzhiyun 		k = readl(&clk->epll_con1);
321*4882a593Smuzhiyun 		break;
322*4882a593Smuzhiyun 	case VPLL:
323*4882a593Smuzhiyun 		r = readl(&clk->vpll_con0);
324*4882a593Smuzhiyun 		k = readl(&clk->vpll_con1);
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	case BPLL:
327*4882a593Smuzhiyun 		r = readl(&clk->bpll_con0);
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	case RPLL:
330*4882a593Smuzhiyun 		r = readl(&clk->rpll_con0);
331*4882a593Smuzhiyun 		k = readl(&clk->rpll_con1);
332*4882a593Smuzhiyun 		break;
333*4882a593Smuzhiyun 	case SPLL:
334*4882a593Smuzhiyun 		r = readl(&clk->spll_con0);
335*4882a593Smuzhiyun 		break;
336*4882a593Smuzhiyun 	default:
337*4882a593Smuzhiyun 		printf("Unsupported PLL (%d)\n", pllreg);
338*4882a593Smuzhiyun 		return 0;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return exynos_get_pll_clk(pllreg, r, k);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
get_clk_bit_info(int peripheral)344*4882a593Smuzhiyun static struct clk_bit_info *get_clk_bit_info(int peripheral)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	int i;
347*4882a593Smuzhiyun 	struct clk_bit_info *info;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	if (proid_is_exynos5420() || proid_is_exynos5422())
350*4882a593Smuzhiyun 		info = exynos542x_bit_info;
351*4882a593Smuzhiyun 	else
352*4882a593Smuzhiyun 		info = exynos5_bit_info;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	for (i = 0; info[i].id != PERIPH_ID_NONE; i++) {
355*4882a593Smuzhiyun 		if (info[i].id == peripheral)
356*4882a593Smuzhiyun 			break;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (info[i].id == PERIPH_ID_NONE)
360*4882a593Smuzhiyun 		debug("ERROR: Peripheral ID %d not found\n", peripheral);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return &info[i];
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
exynos5_get_periph_rate(int peripheral)365*4882a593Smuzhiyun static unsigned long exynos5_get_periph_rate(int peripheral)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct clk_bit_info *bit_info = get_clk_bit_info(peripheral);
368*4882a593Smuzhiyun 	unsigned long sclk = 0;
369*4882a593Smuzhiyun 	unsigned int src = 0, div = 0, sub_div = 0;
370*4882a593Smuzhiyun 	struct exynos5_clock *clk =
371*4882a593Smuzhiyun 			(struct exynos5_clock *)samsung_get_base_clock();
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	switch (peripheral) {
374*4882a593Smuzhiyun 	case PERIPH_ID_UART0:
375*4882a593Smuzhiyun 	case PERIPH_ID_UART1:
376*4882a593Smuzhiyun 	case PERIPH_ID_UART2:
377*4882a593Smuzhiyun 	case PERIPH_ID_UART3:
378*4882a593Smuzhiyun 		src = readl(&clk->src_peric0);
379*4882a593Smuzhiyun 		div = readl(&clk->div_peric0);
380*4882a593Smuzhiyun 		break;
381*4882a593Smuzhiyun 	case PERIPH_ID_PWM0:
382*4882a593Smuzhiyun 	case PERIPH_ID_PWM1:
383*4882a593Smuzhiyun 	case PERIPH_ID_PWM2:
384*4882a593Smuzhiyun 	case PERIPH_ID_PWM3:
385*4882a593Smuzhiyun 	case PERIPH_ID_PWM4:
386*4882a593Smuzhiyun 		src = readl(&clk->src_peric0);
387*4882a593Smuzhiyun 		div = readl(&clk->div_peric3);
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 	case PERIPH_ID_I2S0:
390*4882a593Smuzhiyun 		src = readl(&clk->src_mau);
391*4882a593Smuzhiyun 		div = sub_div = readl(&clk->div_mau);
392*4882a593Smuzhiyun 	case PERIPH_ID_SPI0:
393*4882a593Smuzhiyun 	case PERIPH_ID_SPI1:
394*4882a593Smuzhiyun 		src = readl(&clk->src_peric1);
395*4882a593Smuzhiyun 		div = sub_div = readl(&clk->div_peric1);
396*4882a593Smuzhiyun 		break;
397*4882a593Smuzhiyun 	case PERIPH_ID_SPI2:
398*4882a593Smuzhiyun 		src = readl(&clk->src_peric1);
399*4882a593Smuzhiyun 		div = sub_div = readl(&clk->div_peric2);
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	case PERIPH_ID_SPI3:
402*4882a593Smuzhiyun 	case PERIPH_ID_SPI4:
403*4882a593Smuzhiyun 		src = readl(&clk->sclk_src_isp);
404*4882a593Smuzhiyun 		div = sub_div = readl(&clk->sclk_div_isp);
405*4882a593Smuzhiyun 		break;
406*4882a593Smuzhiyun 	case PERIPH_ID_SDMMC0:
407*4882a593Smuzhiyun 	case PERIPH_ID_SDMMC1:
408*4882a593Smuzhiyun 		src = readl(&clk->src_fsys);
409*4882a593Smuzhiyun 		div = sub_div = readl(&clk->div_fsys1);
410*4882a593Smuzhiyun 		break;
411*4882a593Smuzhiyun 	case PERIPH_ID_SDMMC2:
412*4882a593Smuzhiyun 	case PERIPH_ID_SDMMC3:
413*4882a593Smuzhiyun 		src = readl(&clk->src_fsys);
414*4882a593Smuzhiyun 		div = sub_div = readl(&clk->div_fsys2);
415*4882a593Smuzhiyun 		break;
416*4882a593Smuzhiyun 	case PERIPH_ID_I2C0:
417*4882a593Smuzhiyun 	case PERIPH_ID_I2C1:
418*4882a593Smuzhiyun 	case PERIPH_ID_I2C2:
419*4882a593Smuzhiyun 	case PERIPH_ID_I2C3:
420*4882a593Smuzhiyun 	case PERIPH_ID_I2C4:
421*4882a593Smuzhiyun 	case PERIPH_ID_I2C5:
422*4882a593Smuzhiyun 	case PERIPH_ID_I2C6:
423*4882a593Smuzhiyun 	case PERIPH_ID_I2C7:
424*4882a593Smuzhiyun 		src = EXYNOS_SRC_MPLL;
425*4882a593Smuzhiyun 		div = readl(&clk->div_top1);
426*4882a593Smuzhiyun 		sub_div = readl(&clk->div_top0);
427*4882a593Smuzhiyun 		break;
428*4882a593Smuzhiyun 	default:
429*4882a593Smuzhiyun 		debug("%s: invalid peripheral %d", __func__, peripheral);
430*4882a593Smuzhiyun 		return -1;
431*4882a593Smuzhiyun 	};
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (bit_info->src_bit >= 0)
434*4882a593Smuzhiyun 		src = (src >> bit_info->src_bit) & bit_info->src_mask;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	switch (src) {
437*4882a593Smuzhiyun 	case EXYNOS_SRC_MPLL:
438*4882a593Smuzhiyun 		sclk = exynos5_get_pll_clk(MPLL);
439*4882a593Smuzhiyun 		break;
440*4882a593Smuzhiyun 	case EXYNOS_SRC_EPLL:
441*4882a593Smuzhiyun 		sclk = exynos5_get_pll_clk(EPLL);
442*4882a593Smuzhiyun 		break;
443*4882a593Smuzhiyun 	case EXYNOS_SRC_VPLL:
444*4882a593Smuzhiyun 		sclk = exynos5_get_pll_clk(VPLL);
445*4882a593Smuzhiyun 		break;
446*4882a593Smuzhiyun 	default:
447*4882a593Smuzhiyun 		debug("%s: EXYNOS_SRC %d not supported\n", __func__, src);
448*4882a593Smuzhiyun 		return 0;
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* Clock divider ratio for this peripheral */
452*4882a593Smuzhiyun 	if (bit_info->div_bit >= 0)
453*4882a593Smuzhiyun 		div = (div >> bit_info->div_bit) & bit_info->div_mask;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	/* Clock pre-divider ratio for this peripheral */
456*4882a593Smuzhiyun 	if (bit_info->prediv_bit >= 0)
457*4882a593Smuzhiyun 		sub_div = (sub_div >> bit_info->prediv_bit)
458*4882a593Smuzhiyun 			  & bit_info->prediv_mask;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	/* Calculate and return required clock rate */
461*4882a593Smuzhiyun 	return (sclk / (div + 1)) / (sub_div + 1);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
exynos542x_get_periph_rate(int peripheral)464*4882a593Smuzhiyun static unsigned long exynos542x_get_periph_rate(int peripheral)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct clk_bit_info *bit_info = get_clk_bit_info(peripheral);
467*4882a593Smuzhiyun 	unsigned long sclk = 0;
468*4882a593Smuzhiyun 	unsigned int src = 0, div = 0, sub_div = 0;
469*4882a593Smuzhiyun 	struct exynos5420_clock *clk =
470*4882a593Smuzhiyun 			(struct exynos5420_clock *)samsung_get_base_clock();
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	switch (peripheral) {
473*4882a593Smuzhiyun 	case PERIPH_ID_UART0:
474*4882a593Smuzhiyun 	case PERIPH_ID_UART1:
475*4882a593Smuzhiyun 	case PERIPH_ID_UART2:
476*4882a593Smuzhiyun 	case PERIPH_ID_UART3:
477*4882a593Smuzhiyun 	case PERIPH_ID_PWM0:
478*4882a593Smuzhiyun 	case PERIPH_ID_PWM1:
479*4882a593Smuzhiyun 	case PERIPH_ID_PWM2:
480*4882a593Smuzhiyun 	case PERIPH_ID_PWM3:
481*4882a593Smuzhiyun 	case PERIPH_ID_PWM4:
482*4882a593Smuzhiyun 		src = readl(&clk->src_peric0);
483*4882a593Smuzhiyun 		div = readl(&clk->div_peric0);
484*4882a593Smuzhiyun 		break;
485*4882a593Smuzhiyun 	case PERIPH_ID_SPI0:
486*4882a593Smuzhiyun 	case PERIPH_ID_SPI1:
487*4882a593Smuzhiyun 	case PERIPH_ID_SPI2:
488*4882a593Smuzhiyun 		src = readl(&clk->src_peric1);
489*4882a593Smuzhiyun 		div = readl(&clk->div_peric1);
490*4882a593Smuzhiyun 		sub_div = readl(&clk->div_peric4);
491*4882a593Smuzhiyun 		break;
492*4882a593Smuzhiyun 	case PERIPH_ID_SPI3:
493*4882a593Smuzhiyun 	case PERIPH_ID_SPI4:
494*4882a593Smuzhiyun 		src = readl(&clk->src_isp);
495*4882a593Smuzhiyun 		div = readl(&clk->div_isp1);
496*4882a593Smuzhiyun 		sub_div = readl(&clk->div_isp1);
497*4882a593Smuzhiyun 		break;
498*4882a593Smuzhiyun 	case PERIPH_ID_SDMMC0:
499*4882a593Smuzhiyun 	case PERIPH_ID_SDMMC1:
500*4882a593Smuzhiyun 	case PERIPH_ID_SDMMC2:
501*4882a593Smuzhiyun 	case PERIPH_ID_SDMMC3:
502*4882a593Smuzhiyun 		src = readl(&clk->src_fsys);
503*4882a593Smuzhiyun 		div = readl(&clk->div_fsys1);
504*4882a593Smuzhiyun 		break;
505*4882a593Smuzhiyun 	case PERIPH_ID_I2C0:
506*4882a593Smuzhiyun 	case PERIPH_ID_I2C1:
507*4882a593Smuzhiyun 	case PERIPH_ID_I2C2:
508*4882a593Smuzhiyun 	case PERIPH_ID_I2C3:
509*4882a593Smuzhiyun 	case PERIPH_ID_I2C4:
510*4882a593Smuzhiyun 	case PERIPH_ID_I2C5:
511*4882a593Smuzhiyun 	case PERIPH_ID_I2C6:
512*4882a593Smuzhiyun 	case PERIPH_ID_I2C7:
513*4882a593Smuzhiyun 	case PERIPH_ID_I2C8:
514*4882a593Smuzhiyun 	case PERIPH_ID_I2C9:
515*4882a593Smuzhiyun 	case PERIPH_ID_I2C10:
516*4882a593Smuzhiyun 		src = EXYNOS542X_SRC_MPLL;
517*4882a593Smuzhiyun 		div = readl(&clk->div_top1);
518*4882a593Smuzhiyun 		break;
519*4882a593Smuzhiyun 	default:
520*4882a593Smuzhiyun 		debug("%s: invalid peripheral %d", __func__, peripheral);
521*4882a593Smuzhiyun 		return -1;
522*4882a593Smuzhiyun 	};
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	if (bit_info->src_bit >= 0)
525*4882a593Smuzhiyun 		src = (src >> bit_info->src_bit) & bit_info->src_mask;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	switch (src) {
528*4882a593Smuzhiyun 	case EXYNOS542X_SRC_MPLL:
529*4882a593Smuzhiyun 		sclk = exynos542x_get_pll_clk(MPLL);
530*4882a593Smuzhiyun 		break;
531*4882a593Smuzhiyun 	case EXYNOS542X_SRC_SPLL:
532*4882a593Smuzhiyun 		sclk = exynos542x_get_pll_clk(SPLL);
533*4882a593Smuzhiyun 		break;
534*4882a593Smuzhiyun 	case EXYNOS542X_SRC_EPLL:
535*4882a593Smuzhiyun 		sclk = exynos542x_get_pll_clk(EPLL);
536*4882a593Smuzhiyun 		break;
537*4882a593Smuzhiyun 	case EXYNOS542X_SRC_RPLL:
538*4882a593Smuzhiyun 		sclk = exynos542x_get_pll_clk(RPLL);
539*4882a593Smuzhiyun 		break;
540*4882a593Smuzhiyun 	default:
541*4882a593Smuzhiyun 		debug("%s: EXYNOS542X_SRC %d not supported", __func__, src);
542*4882a593Smuzhiyun 		return 0;
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* Clock divider ratio for this peripheral */
546*4882a593Smuzhiyun 	if (bit_info->div_bit >= 0)
547*4882a593Smuzhiyun 		div = (div >> bit_info->div_bit) & bit_info->div_mask;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Clock pre-divider ratio for this peripheral */
550*4882a593Smuzhiyun 	if (bit_info->prediv_bit >= 0)
551*4882a593Smuzhiyun 		sub_div = (sub_div >> bit_info->prediv_bit)
552*4882a593Smuzhiyun 			  & bit_info->prediv_mask;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	/* Calculate and return required clock rate */
555*4882a593Smuzhiyun 	return (sclk / (div + 1)) / (sub_div + 1);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
clock_get_periph_rate(int peripheral)558*4882a593Smuzhiyun unsigned long clock_get_periph_rate(int peripheral)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	if (cpu_is_exynos5()) {
561*4882a593Smuzhiyun 		if (proid_is_exynos5420() || proid_is_exynos5422())
562*4882a593Smuzhiyun 			return exynos542x_get_periph_rate(peripheral);
563*4882a593Smuzhiyun 		return exynos5_get_periph_rate(peripheral);
564*4882a593Smuzhiyun 	} else {
565*4882a593Smuzhiyun 		return 0;
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun /* exynos4: return ARM clock frequency */
exynos4_get_arm_clk(void)570*4882a593Smuzhiyun static unsigned long exynos4_get_arm_clk(void)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	struct exynos4_clock *clk =
573*4882a593Smuzhiyun 		(struct exynos4_clock *)samsung_get_base_clock();
574*4882a593Smuzhiyun 	unsigned long div;
575*4882a593Smuzhiyun 	unsigned long armclk;
576*4882a593Smuzhiyun 	unsigned int core_ratio;
577*4882a593Smuzhiyun 	unsigned int core2_ratio;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	div = readl(&clk->div_cpu0);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* CORE_RATIO: [2:0], CORE2_RATIO: [30:28] */
582*4882a593Smuzhiyun 	core_ratio = (div >> 0) & 0x7;
583*4882a593Smuzhiyun 	core2_ratio = (div >> 28) & 0x7;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	armclk = get_pll_clk(APLL) / (core_ratio + 1);
586*4882a593Smuzhiyun 	armclk /= (core2_ratio + 1);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	return armclk;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun /* exynos4x12: return ARM clock frequency */
exynos4x12_get_arm_clk(void)592*4882a593Smuzhiyun static unsigned long exynos4x12_get_arm_clk(void)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	struct exynos4x12_clock *clk =
595*4882a593Smuzhiyun 		(struct exynos4x12_clock *)samsung_get_base_clock();
596*4882a593Smuzhiyun 	unsigned long div;
597*4882a593Smuzhiyun 	unsigned long armclk;
598*4882a593Smuzhiyun 	unsigned int core_ratio;
599*4882a593Smuzhiyun 	unsigned int core2_ratio;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	div = readl(&clk->div_cpu0);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* CORE_RATIO: [2:0], CORE2_RATIO: [30:28] */
604*4882a593Smuzhiyun 	core_ratio = (div >> 0) & 0x7;
605*4882a593Smuzhiyun 	core2_ratio = (div >> 28) & 0x7;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	armclk = get_pll_clk(APLL) / (core_ratio + 1);
608*4882a593Smuzhiyun 	armclk /= (core2_ratio + 1);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	return armclk;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun /* exynos5: return ARM clock frequency */
exynos5_get_arm_clk(void)614*4882a593Smuzhiyun static unsigned long exynos5_get_arm_clk(void)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct exynos5_clock *clk =
617*4882a593Smuzhiyun 		(struct exynos5_clock *)samsung_get_base_clock();
618*4882a593Smuzhiyun 	unsigned long div;
619*4882a593Smuzhiyun 	unsigned long armclk;
620*4882a593Smuzhiyun 	unsigned int arm_ratio;
621*4882a593Smuzhiyun 	unsigned int arm2_ratio;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	div = readl(&clk->div_cpu0);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* ARM_RATIO: [2:0], ARM2_RATIO: [30:28] */
626*4882a593Smuzhiyun 	arm_ratio = (div >> 0) & 0x7;
627*4882a593Smuzhiyun 	arm2_ratio = (div >> 28) & 0x7;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	armclk = get_pll_clk(APLL) / (arm_ratio + 1);
630*4882a593Smuzhiyun 	armclk /= (arm2_ratio + 1);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	return armclk;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /* exynos4: return pwm clock frequency */
exynos4_get_pwm_clk(void)636*4882a593Smuzhiyun static unsigned long exynos4_get_pwm_clk(void)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct exynos4_clock *clk =
639*4882a593Smuzhiyun 		(struct exynos4_clock *)samsung_get_base_clock();
640*4882a593Smuzhiyun 	unsigned long pclk, sclk;
641*4882a593Smuzhiyun 	unsigned int sel;
642*4882a593Smuzhiyun 	unsigned int ratio;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	if (s5p_get_cpu_rev() == 0) {
645*4882a593Smuzhiyun 		/*
646*4882a593Smuzhiyun 		 * CLK_SRC_PERIL0
647*4882a593Smuzhiyun 		 * PWM_SEL [27:24]
648*4882a593Smuzhiyun 		 */
649*4882a593Smuzhiyun 		sel = readl(&clk->src_peril0);
650*4882a593Smuzhiyun 		sel = (sel >> 24) & 0xf;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 		if (sel == 0x6)
653*4882a593Smuzhiyun 			sclk = get_pll_clk(MPLL);
654*4882a593Smuzhiyun 		else if (sel == 0x7)
655*4882a593Smuzhiyun 			sclk = get_pll_clk(EPLL);
656*4882a593Smuzhiyun 		else if (sel == 0x8)
657*4882a593Smuzhiyun 			sclk = get_pll_clk(VPLL);
658*4882a593Smuzhiyun 		else
659*4882a593Smuzhiyun 			return 0;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 		/*
662*4882a593Smuzhiyun 		 * CLK_DIV_PERIL3
663*4882a593Smuzhiyun 		 * PWM_RATIO [3:0]
664*4882a593Smuzhiyun 		 */
665*4882a593Smuzhiyun 		ratio = readl(&clk->div_peril3);
666*4882a593Smuzhiyun 		ratio = ratio & 0xf;
667*4882a593Smuzhiyun 	} else if (s5p_get_cpu_rev() == 1) {
668*4882a593Smuzhiyun 		sclk = get_pll_clk(MPLL);
669*4882a593Smuzhiyun 		ratio = 8;
670*4882a593Smuzhiyun 	} else
671*4882a593Smuzhiyun 		return 0;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	pclk = sclk / (ratio + 1);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	return pclk;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /* exynos4x12: return pwm clock frequency */
exynos4x12_get_pwm_clk(void)679*4882a593Smuzhiyun static unsigned long exynos4x12_get_pwm_clk(void)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	unsigned long pclk, sclk;
682*4882a593Smuzhiyun 	unsigned int ratio;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	sclk = get_pll_clk(MPLL);
685*4882a593Smuzhiyun 	ratio = 8;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	pclk = sclk / (ratio + 1);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return pclk;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun /* exynos4: return uart clock frequency */
exynos4_get_uart_clk(int dev_index)693*4882a593Smuzhiyun static unsigned long exynos4_get_uart_clk(int dev_index)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	struct exynos4_clock *clk =
696*4882a593Smuzhiyun 		(struct exynos4_clock *)samsung_get_base_clock();
697*4882a593Smuzhiyun 	unsigned long uclk, sclk;
698*4882a593Smuzhiyun 	unsigned int sel;
699*4882a593Smuzhiyun 	unsigned int ratio;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	/*
702*4882a593Smuzhiyun 	 * CLK_SRC_PERIL0
703*4882a593Smuzhiyun 	 * UART0_SEL [3:0]
704*4882a593Smuzhiyun 	 * UART1_SEL [7:4]
705*4882a593Smuzhiyun 	 * UART2_SEL [8:11]
706*4882a593Smuzhiyun 	 * UART3_SEL [12:15]
707*4882a593Smuzhiyun 	 * UART4_SEL [16:19]
708*4882a593Smuzhiyun 	 * UART5_SEL [23:20]
709*4882a593Smuzhiyun 	 */
710*4882a593Smuzhiyun 	sel = readl(&clk->src_peril0);
711*4882a593Smuzhiyun 	sel = (sel >> (dev_index << 2)) & 0xf;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (sel == 0x6)
714*4882a593Smuzhiyun 		sclk = get_pll_clk(MPLL);
715*4882a593Smuzhiyun 	else if (sel == 0x7)
716*4882a593Smuzhiyun 		sclk = get_pll_clk(EPLL);
717*4882a593Smuzhiyun 	else if (sel == 0x8)
718*4882a593Smuzhiyun 		sclk = get_pll_clk(VPLL);
719*4882a593Smuzhiyun 	else
720*4882a593Smuzhiyun 		return 0;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/*
723*4882a593Smuzhiyun 	 * CLK_DIV_PERIL0
724*4882a593Smuzhiyun 	 * UART0_RATIO [3:0]
725*4882a593Smuzhiyun 	 * UART1_RATIO [7:4]
726*4882a593Smuzhiyun 	 * UART2_RATIO [8:11]
727*4882a593Smuzhiyun 	 * UART3_RATIO [12:15]
728*4882a593Smuzhiyun 	 * UART4_RATIO [16:19]
729*4882a593Smuzhiyun 	 * UART5_RATIO [23:20]
730*4882a593Smuzhiyun 	 */
731*4882a593Smuzhiyun 	ratio = readl(&clk->div_peril0);
732*4882a593Smuzhiyun 	ratio = (ratio >> (dev_index << 2)) & 0xf;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	uclk = sclk / (ratio + 1);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	return uclk;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun /* exynos4x12: return uart clock frequency */
exynos4x12_get_uart_clk(int dev_index)740*4882a593Smuzhiyun static unsigned long exynos4x12_get_uart_clk(int dev_index)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	struct exynos4x12_clock *clk =
743*4882a593Smuzhiyun 		(struct exynos4x12_clock *)samsung_get_base_clock();
744*4882a593Smuzhiyun 	unsigned long uclk, sclk;
745*4882a593Smuzhiyun 	unsigned int sel;
746*4882a593Smuzhiyun 	unsigned int ratio;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/*
749*4882a593Smuzhiyun 	 * CLK_SRC_PERIL0
750*4882a593Smuzhiyun 	 * UART0_SEL [3:0]
751*4882a593Smuzhiyun 	 * UART1_SEL [7:4]
752*4882a593Smuzhiyun 	 * UART2_SEL [8:11]
753*4882a593Smuzhiyun 	 * UART3_SEL [12:15]
754*4882a593Smuzhiyun 	 * UART4_SEL [16:19]
755*4882a593Smuzhiyun 	 */
756*4882a593Smuzhiyun 	sel = readl(&clk->src_peril0);
757*4882a593Smuzhiyun 	sel = (sel >> (dev_index << 2)) & 0xf;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (sel == 0x6)
760*4882a593Smuzhiyun 		sclk = get_pll_clk(MPLL);
761*4882a593Smuzhiyun 	else if (sel == 0x7)
762*4882a593Smuzhiyun 		sclk = get_pll_clk(EPLL);
763*4882a593Smuzhiyun 	else if (sel == 0x8)
764*4882a593Smuzhiyun 		sclk = get_pll_clk(VPLL);
765*4882a593Smuzhiyun 	else
766*4882a593Smuzhiyun 		return 0;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/*
769*4882a593Smuzhiyun 	 * CLK_DIV_PERIL0
770*4882a593Smuzhiyun 	 * UART0_RATIO [3:0]
771*4882a593Smuzhiyun 	 * UART1_RATIO [7:4]
772*4882a593Smuzhiyun 	 * UART2_RATIO [8:11]
773*4882a593Smuzhiyun 	 * UART3_RATIO [12:15]
774*4882a593Smuzhiyun 	 * UART4_RATIO [16:19]
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	ratio = readl(&clk->div_peril0);
777*4882a593Smuzhiyun 	ratio = (ratio >> (dev_index << 2)) & 0xf;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	uclk = sclk / (ratio + 1);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return uclk;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
exynos4_get_mmc_clk(int dev_index)784*4882a593Smuzhiyun static unsigned long exynos4_get_mmc_clk(int dev_index)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct exynos4_clock *clk =
787*4882a593Smuzhiyun 		(struct exynos4_clock *)samsung_get_base_clock();
788*4882a593Smuzhiyun 	unsigned long uclk, sclk;
789*4882a593Smuzhiyun 	unsigned int sel, ratio, pre_ratio;
790*4882a593Smuzhiyun 	int shift = 0;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	sel = readl(&clk->src_fsys);
793*4882a593Smuzhiyun 	sel = (sel >> (dev_index << 2)) & 0xf;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	if (sel == 0x6)
796*4882a593Smuzhiyun 		sclk = get_pll_clk(MPLL);
797*4882a593Smuzhiyun 	else if (sel == 0x7)
798*4882a593Smuzhiyun 		sclk = get_pll_clk(EPLL);
799*4882a593Smuzhiyun 	else if (sel == 0x8)
800*4882a593Smuzhiyun 		sclk = get_pll_clk(VPLL);
801*4882a593Smuzhiyun 	else
802*4882a593Smuzhiyun 		return 0;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	switch (dev_index) {
805*4882a593Smuzhiyun 	case 0:
806*4882a593Smuzhiyun 	case 1:
807*4882a593Smuzhiyun 		ratio = readl(&clk->div_fsys1);
808*4882a593Smuzhiyun 		pre_ratio = readl(&clk->div_fsys1);
809*4882a593Smuzhiyun 		break;
810*4882a593Smuzhiyun 	case 2:
811*4882a593Smuzhiyun 	case 3:
812*4882a593Smuzhiyun 		ratio = readl(&clk->div_fsys2);
813*4882a593Smuzhiyun 		pre_ratio = readl(&clk->div_fsys2);
814*4882a593Smuzhiyun 		break;
815*4882a593Smuzhiyun 	case 4:
816*4882a593Smuzhiyun 		ratio = readl(&clk->div_fsys3);
817*4882a593Smuzhiyun 		pre_ratio = readl(&clk->div_fsys3);
818*4882a593Smuzhiyun 		break;
819*4882a593Smuzhiyun 	default:
820*4882a593Smuzhiyun 		return 0;
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	if (dev_index == 1 || dev_index == 3)
824*4882a593Smuzhiyun 		shift = 16;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	ratio = (ratio >> shift) & 0xf;
827*4882a593Smuzhiyun 	pre_ratio = (pre_ratio >> (shift + 8)) & 0xff;
828*4882a593Smuzhiyun 	uclk = (sclk / (ratio + 1)) / (pre_ratio + 1);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return uclk;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun /* exynos4: set the mmc clock */
exynos4_set_mmc_clk(int dev_index,unsigned int div)834*4882a593Smuzhiyun static void exynos4_set_mmc_clk(int dev_index, unsigned int div)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct exynos4_clock *clk =
837*4882a593Smuzhiyun 		(struct exynos4_clock *)samsung_get_base_clock();
838*4882a593Smuzhiyun 	unsigned int addr, clear_bit, set_bit;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	/*
841*4882a593Smuzhiyun 	 * CLK_DIV_FSYS1
842*4882a593Smuzhiyun 	 * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
843*4882a593Smuzhiyun 	 * CLK_DIV_FSYS2
844*4882a593Smuzhiyun 	 * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
845*4882a593Smuzhiyun 	 * CLK_DIV_FSYS3
846*4882a593Smuzhiyun 	 * MMC4_RATIO [3:0]
847*4882a593Smuzhiyun 	 */
848*4882a593Smuzhiyun 	if (dev_index < 2) {
849*4882a593Smuzhiyun 		addr = (unsigned int)&clk->div_fsys1;
850*4882a593Smuzhiyun 		clear_bit = MASK_PRE_RATIO(dev_index);
851*4882a593Smuzhiyun 		set_bit = SET_PRE_RATIO(dev_index, div);
852*4882a593Smuzhiyun 	} else if (dev_index == 4) {
853*4882a593Smuzhiyun 		addr = (unsigned int)&clk->div_fsys3;
854*4882a593Smuzhiyun 		dev_index -= 4;
855*4882a593Smuzhiyun 		/* MMC4 is controlled with the MMC4_RATIO value */
856*4882a593Smuzhiyun 		clear_bit = MASK_RATIO(dev_index);
857*4882a593Smuzhiyun 		set_bit = SET_RATIO(dev_index, div);
858*4882a593Smuzhiyun 	} else {
859*4882a593Smuzhiyun 		addr = (unsigned int)&clk->div_fsys2;
860*4882a593Smuzhiyun 		dev_index -= 2;
861*4882a593Smuzhiyun 		clear_bit = MASK_PRE_RATIO(dev_index);
862*4882a593Smuzhiyun 		set_bit = SET_PRE_RATIO(dev_index, div);
863*4882a593Smuzhiyun 	}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	clrsetbits_le32(addr, clear_bit, set_bit);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun /* exynos5: set the mmc clock */
exynos5_set_mmc_clk(int dev_index,unsigned int div)869*4882a593Smuzhiyun static void exynos5_set_mmc_clk(int dev_index, unsigned int div)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	struct exynos5_clock *clk =
872*4882a593Smuzhiyun 		(struct exynos5_clock *)samsung_get_base_clock();
873*4882a593Smuzhiyun 	unsigned int addr;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	/*
876*4882a593Smuzhiyun 	 * CLK_DIV_FSYS1
877*4882a593Smuzhiyun 	 * MMC0_PRE_RATIO [15:8], MMC1_PRE_RATIO [31:24]
878*4882a593Smuzhiyun 	 * CLK_DIV_FSYS2
879*4882a593Smuzhiyun 	 * MMC2_PRE_RATIO [15:8], MMC3_PRE_RATIO [31:24]
880*4882a593Smuzhiyun 	 */
881*4882a593Smuzhiyun 	if (dev_index < 2) {
882*4882a593Smuzhiyun 		addr = (unsigned int)&clk->div_fsys1;
883*4882a593Smuzhiyun 	} else {
884*4882a593Smuzhiyun 		addr = (unsigned int)&clk->div_fsys2;
885*4882a593Smuzhiyun 		dev_index -= 2;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	clrsetbits_le32(addr, 0xff << ((dev_index << 4) + 8),
889*4882a593Smuzhiyun 			(div & 0xff) << ((dev_index << 4) + 8));
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun /* exynos5: set the mmc clock */
exynos5420_set_mmc_clk(int dev_index,unsigned int div)893*4882a593Smuzhiyun static void exynos5420_set_mmc_clk(int dev_index, unsigned int div)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	struct exynos5420_clock *clk =
896*4882a593Smuzhiyun 		(struct exynos5420_clock *)samsung_get_base_clock();
897*4882a593Smuzhiyun 	unsigned int addr;
898*4882a593Smuzhiyun 	unsigned int shift;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/*
901*4882a593Smuzhiyun 	 * CLK_DIV_FSYS1
902*4882a593Smuzhiyun 	 * MMC0_RATIO [9:0]
903*4882a593Smuzhiyun 	 * MMC1_RATIO [19:10]
904*4882a593Smuzhiyun 	 * MMC2_RATIO [29:20]
905*4882a593Smuzhiyun 	 */
906*4882a593Smuzhiyun 	addr = (unsigned int)&clk->div_fsys1;
907*4882a593Smuzhiyun 	shift = dev_index * 10;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	clrsetbits_le32(addr, 0x3ff << shift, (div & 0x3ff) << shift);
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /* get_lcd_clk: return lcd clock frequency */
exynos4_get_lcd_clk(void)913*4882a593Smuzhiyun static unsigned long exynos4_get_lcd_clk(void)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	struct exynos4_clock *clk =
916*4882a593Smuzhiyun 		(struct exynos4_clock *)samsung_get_base_clock();
917*4882a593Smuzhiyun 	unsigned long pclk, sclk;
918*4882a593Smuzhiyun 	unsigned int sel;
919*4882a593Smuzhiyun 	unsigned int ratio;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/*
922*4882a593Smuzhiyun 	 * CLK_SRC_LCD0
923*4882a593Smuzhiyun 	 * FIMD0_SEL [3:0]
924*4882a593Smuzhiyun 	 */
925*4882a593Smuzhiyun 	sel = readl(&clk->src_lcd0);
926*4882a593Smuzhiyun 	sel = sel & 0xf;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	/*
929*4882a593Smuzhiyun 	 * 0x6: SCLK_MPLL
930*4882a593Smuzhiyun 	 * 0x7: SCLK_EPLL
931*4882a593Smuzhiyun 	 * 0x8: SCLK_VPLL
932*4882a593Smuzhiyun 	 */
933*4882a593Smuzhiyun 	if (sel == 0x6)
934*4882a593Smuzhiyun 		sclk = get_pll_clk(MPLL);
935*4882a593Smuzhiyun 	else if (sel == 0x7)
936*4882a593Smuzhiyun 		sclk = get_pll_clk(EPLL);
937*4882a593Smuzhiyun 	else if (sel == 0x8)
938*4882a593Smuzhiyun 		sclk = get_pll_clk(VPLL);
939*4882a593Smuzhiyun 	else
940*4882a593Smuzhiyun 		return 0;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	/*
943*4882a593Smuzhiyun 	 * CLK_DIV_LCD0
944*4882a593Smuzhiyun 	 * FIMD0_RATIO [3:0]
945*4882a593Smuzhiyun 	 */
946*4882a593Smuzhiyun 	ratio = readl(&clk->div_lcd0);
947*4882a593Smuzhiyun 	ratio = ratio & 0xf;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	pclk = sclk / (ratio + 1);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return pclk;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun /* get_lcd_clk: return lcd clock frequency */
exynos5_get_lcd_clk(void)955*4882a593Smuzhiyun static unsigned long exynos5_get_lcd_clk(void)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	struct exynos5_clock *clk =
958*4882a593Smuzhiyun 		(struct exynos5_clock *)samsung_get_base_clock();
959*4882a593Smuzhiyun 	unsigned long pclk, sclk;
960*4882a593Smuzhiyun 	unsigned int sel;
961*4882a593Smuzhiyun 	unsigned int ratio;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	/*
964*4882a593Smuzhiyun 	 * CLK_SRC_LCD0
965*4882a593Smuzhiyun 	 * FIMD0_SEL [3:0]
966*4882a593Smuzhiyun 	 */
967*4882a593Smuzhiyun 	sel = readl(&clk->src_disp1_0);
968*4882a593Smuzhiyun 	sel = sel & 0xf;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	/*
971*4882a593Smuzhiyun 	 * 0x6: SCLK_MPLL
972*4882a593Smuzhiyun 	 * 0x7: SCLK_EPLL
973*4882a593Smuzhiyun 	 * 0x8: SCLK_VPLL
974*4882a593Smuzhiyun 	 */
975*4882a593Smuzhiyun 	if (sel == 0x6)
976*4882a593Smuzhiyun 		sclk = get_pll_clk(MPLL);
977*4882a593Smuzhiyun 	else if (sel == 0x7)
978*4882a593Smuzhiyun 		sclk = get_pll_clk(EPLL);
979*4882a593Smuzhiyun 	else if (sel == 0x8)
980*4882a593Smuzhiyun 		sclk = get_pll_clk(VPLL);
981*4882a593Smuzhiyun 	else
982*4882a593Smuzhiyun 		return 0;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/*
985*4882a593Smuzhiyun 	 * CLK_DIV_LCD0
986*4882a593Smuzhiyun 	 * FIMD0_RATIO [3:0]
987*4882a593Smuzhiyun 	 */
988*4882a593Smuzhiyun 	ratio = readl(&clk->div_disp1_0);
989*4882a593Smuzhiyun 	ratio = ratio & 0xf;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	pclk = sclk / (ratio + 1);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return pclk;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
exynos5420_get_lcd_clk(void)996*4882a593Smuzhiyun static unsigned long exynos5420_get_lcd_clk(void)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct exynos5420_clock *clk =
999*4882a593Smuzhiyun 		(struct exynos5420_clock *)samsung_get_base_clock();
1000*4882a593Smuzhiyun 	unsigned long pclk, sclk;
1001*4882a593Smuzhiyun 	unsigned int sel;
1002*4882a593Smuzhiyun 	unsigned int ratio;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	/*
1005*4882a593Smuzhiyun 	 * CLK_SRC_DISP10
1006*4882a593Smuzhiyun 	 * FIMD1_SEL [4]
1007*4882a593Smuzhiyun 	 * 0: SCLK_RPLL
1008*4882a593Smuzhiyun 	 * 1: SCLK_SPLL
1009*4882a593Smuzhiyun 	 */
1010*4882a593Smuzhiyun 	sel = readl(&clk->src_disp10);
1011*4882a593Smuzhiyun 	sel &= (1 << 4);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	if (sel)
1014*4882a593Smuzhiyun 		sclk = get_pll_clk(SPLL);
1015*4882a593Smuzhiyun 	else
1016*4882a593Smuzhiyun 		sclk = get_pll_clk(RPLL);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	/*
1019*4882a593Smuzhiyun 	 * CLK_DIV_DISP10
1020*4882a593Smuzhiyun 	 * FIMD1_RATIO [3:0]
1021*4882a593Smuzhiyun 	 */
1022*4882a593Smuzhiyun 	ratio = readl(&clk->div_disp10);
1023*4882a593Smuzhiyun 	ratio = ratio & 0xf;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	pclk = sclk / (ratio + 1);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	return pclk;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun 
exynos5800_get_lcd_clk(void)1030*4882a593Smuzhiyun static unsigned long exynos5800_get_lcd_clk(void)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun 	struct exynos5420_clock *clk =
1033*4882a593Smuzhiyun 		(struct exynos5420_clock *)samsung_get_base_clock();
1034*4882a593Smuzhiyun 	unsigned long sclk;
1035*4882a593Smuzhiyun 	unsigned int sel;
1036*4882a593Smuzhiyun 	unsigned int ratio;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/*
1039*4882a593Smuzhiyun 	 * CLK_SRC_DISP10
1040*4882a593Smuzhiyun 	 * CLKMUX_FIMD1 [6:4]
1041*4882a593Smuzhiyun 	 */
1042*4882a593Smuzhiyun 	sel = (readl(&clk->src_disp10) >> 4) & 0x7;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	if (sel) {
1045*4882a593Smuzhiyun 		/*
1046*4882a593Smuzhiyun 		 * Mapping of CLK_SRC_DISP10 CLKMUX_FIMD1 [6:4] values into
1047*4882a593Smuzhiyun 		 * PLLs. The first element is a placeholder to bypass the
1048*4882a593Smuzhiyun 		 * default settig.
1049*4882a593Smuzhiyun 		 */
1050*4882a593Smuzhiyun 		const int reg_map[] = {0, CPLL, DPLL, MPLL, SPLL, IPLL, EPLL,
1051*4882a593Smuzhiyun 									RPLL};
1052*4882a593Smuzhiyun 		sclk = get_pll_clk(reg_map[sel]);
1053*4882a593Smuzhiyun 	} else
1054*4882a593Smuzhiyun 		sclk = CONFIG_SYS_CLK_FREQ;
1055*4882a593Smuzhiyun 	/*
1056*4882a593Smuzhiyun 	 * CLK_DIV_DISP10
1057*4882a593Smuzhiyun 	 * FIMD1_RATIO [3:0]
1058*4882a593Smuzhiyun 	 */
1059*4882a593Smuzhiyun 	ratio = readl(&clk->div_disp10) & 0xf;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	return sclk / (ratio + 1);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
exynos4_set_lcd_clk(void)1064*4882a593Smuzhiyun void exynos4_set_lcd_clk(void)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	struct exynos4_clock *clk =
1067*4882a593Smuzhiyun 	    (struct exynos4_clock *)samsung_get_base_clock();
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	/*
1070*4882a593Smuzhiyun 	 * CLK_GATE_BLOCK
1071*4882a593Smuzhiyun 	 * CLK_CAM	[0]
1072*4882a593Smuzhiyun 	 * CLK_TV	[1]
1073*4882a593Smuzhiyun 	 * CLK_MFC	[2]
1074*4882a593Smuzhiyun 	 * CLK_G3D	[3]
1075*4882a593Smuzhiyun 	 * CLK_LCD0	[4]
1076*4882a593Smuzhiyun 	 * CLK_LCD1	[5]
1077*4882a593Smuzhiyun 	 * CLK_GPS	[7]
1078*4882a593Smuzhiyun 	 */
1079*4882a593Smuzhiyun 	setbits_le32(&clk->gate_block, 1 << 4);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	/*
1082*4882a593Smuzhiyun 	 * CLK_SRC_LCD0
1083*4882a593Smuzhiyun 	 * FIMD0_SEL		[3:0]
1084*4882a593Smuzhiyun 	 * MDNIE0_SEL		[7:4]
1085*4882a593Smuzhiyun 	 * MDNIE_PWM0_SEL	[8:11]
1086*4882a593Smuzhiyun 	 * MIPI0_SEL		[12:15]
1087*4882a593Smuzhiyun 	 * set lcd0 src clock 0x6: SCLK_MPLL
1088*4882a593Smuzhiyun 	 */
1089*4882a593Smuzhiyun 	clrsetbits_le32(&clk->src_lcd0, 0xf, 0x6);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	/*
1092*4882a593Smuzhiyun 	 * CLK_GATE_IP_LCD0
1093*4882a593Smuzhiyun 	 * CLK_FIMD0		[0]
1094*4882a593Smuzhiyun 	 * CLK_MIE0		[1]
1095*4882a593Smuzhiyun 	 * CLK_MDNIE0		[2]
1096*4882a593Smuzhiyun 	 * CLK_DSIM0		[3]
1097*4882a593Smuzhiyun 	 * CLK_SMMUFIMD0	[4]
1098*4882a593Smuzhiyun 	 * CLK_PPMULCD0		[5]
1099*4882a593Smuzhiyun 	 * Gating all clocks for FIMD0
1100*4882a593Smuzhiyun 	 */
1101*4882a593Smuzhiyun 	setbits_le32(&clk->gate_ip_lcd0, 1 << 0);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	/*
1104*4882a593Smuzhiyun 	 * CLK_DIV_LCD0
1105*4882a593Smuzhiyun 	 * FIMD0_RATIO		[3:0]
1106*4882a593Smuzhiyun 	 * MDNIE0_RATIO		[7:4]
1107*4882a593Smuzhiyun 	 * MDNIE_PWM0_RATIO	[11:8]
1108*4882a593Smuzhiyun 	 * MDNIE_PWM_PRE_RATIO	[15:12]
1109*4882a593Smuzhiyun 	 * MIPI0_RATIO		[19:16]
1110*4882a593Smuzhiyun 	 * MIPI0_PRE_RATIO	[23:20]
1111*4882a593Smuzhiyun 	 * set fimd ratio
1112*4882a593Smuzhiyun 	 */
1113*4882a593Smuzhiyun 	clrsetbits_le32(&clk->div_lcd0, 0xf, 0x1);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
exynos5_set_lcd_clk(void)1116*4882a593Smuzhiyun void exynos5_set_lcd_clk(void)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun 	struct exynos5_clock *clk =
1119*4882a593Smuzhiyun 	    (struct exynos5_clock *)samsung_get_base_clock();
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/*
1122*4882a593Smuzhiyun 	 * CLK_GATE_BLOCK
1123*4882a593Smuzhiyun 	 * CLK_CAM	[0]
1124*4882a593Smuzhiyun 	 * CLK_TV	[1]
1125*4882a593Smuzhiyun 	 * CLK_MFC	[2]
1126*4882a593Smuzhiyun 	 * CLK_G3D	[3]
1127*4882a593Smuzhiyun 	 * CLK_LCD0	[4]
1128*4882a593Smuzhiyun 	 * CLK_LCD1	[5]
1129*4882a593Smuzhiyun 	 * CLK_GPS	[7]
1130*4882a593Smuzhiyun 	 */
1131*4882a593Smuzhiyun 	setbits_le32(&clk->gate_block, 1 << 4);
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	/*
1134*4882a593Smuzhiyun 	 * CLK_SRC_LCD0
1135*4882a593Smuzhiyun 	 * FIMD0_SEL		[3:0]
1136*4882a593Smuzhiyun 	 * MDNIE0_SEL		[7:4]
1137*4882a593Smuzhiyun 	 * MDNIE_PWM0_SEL	[8:11]
1138*4882a593Smuzhiyun 	 * MIPI0_SEL		[12:15]
1139*4882a593Smuzhiyun 	 * set lcd0 src clock 0x6: SCLK_MPLL
1140*4882a593Smuzhiyun 	 */
1141*4882a593Smuzhiyun 	clrsetbits_le32(&clk->src_disp1_0, 0xf, 0x6);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	/*
1144*4882a593Smuzhiyun 	 * CLK_GATE_IP_LCD0
1145*4882a593Smuzhiyun 	 * CLK_FIMD0		[0]
1146*4882a593Smuzhiyun 	 * CLK_MIE0		[1]
1147*4882a593Smuzhiyun 	 * CLK_MDNIE0		[2]
1148*4882a593Smuzhiyun 	 * CLK_DSIM0		[3]
1149*4882a593Smuzhiyun 	 * CLK_SMMUFIMD0	[4]
1150*4882a593Smuzhiyun 	 * CLK_PPMULCD0		[5]
1151*4882a593Smuzhiyun 	 * Gating all clocks for FIMD0
1152*4882a593Smuzhiyun 	 */
1153*4882a593Smuzhiyun 	setbits_le32(&clk->gate_ip_disp1, 1 << 0);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	/*
1156*4882a593Smuzhiyun 	 * CLK_DIV_LCD0
1157*4882a593Smuzhiyun 	 * FIMD0_RATIO		[3:0]
1158*4882a593Smuzhiyun 	 * MDNIE0_RATIO		[7:4]
1159*4882a593Smuzhiyun 	 * MDNIE_PWM0_RATIO	[11:8]
1160*4882a593Smuzhiyun 	 * MDNIE_PWM_PRE_RATIO	[15:12]
1161*4882a593Smuzhiyun 	 * MIPI0_RATIO		[19:16]
1162*4882a593Smuzhiyun 	 * MIPI0_PRE_RATIO	[23:20]
1163*4882a593Smuzhiyun 	 * set fimd ratio
1164*4882a593Smuzhiyun 	 */
1165*4882a593Smuzhiyun 	clrsetbits_le32(&clk->div_disp1_0, 0xf, 0x0);
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun 
exynos5420_set_lcd_clk(void)1168*4882a593Smuzhiyun void exynos5420_set_lcd_clk(void)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	struct exynos5420_clock *clk =
1171*4882a593Smuzhiyun 		(struct exynos5420_clock *)samsung_get_base_clock();
1172*4882a593Smuzhiyun 	unsigned int cfg;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	/*
1175*4882a593Smuzhiyun 	 * CLK_SRC_DISP10
1176*4882a593Smuzhiyun 	 * FIMD1_SEL [4]
1177*4882a593Smuzhiyun 	 * 0: SCLK_RPLL
1178*4882a593Smuzhiyun 	 * 1: SCLK_SPLL
1179*4882a593Smuzhiyun 	 */
1180*4882a593Smuzhiyun 	cfg = readl(&clk->src_disp10);
1181*4882a593Smuzhiyun 	cfg &= ~(0x1 << 4);
1182*4882a593Smuzhiyun 	cfg |= (0 << 4);
1183*4882a593Smuzhiyun 	writel(cfg, &clk->src_disp10);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	/*
1186*4882a593Smuzhiyun 	 * CLK_DIV_DISP10
1187*4882a593Smuzhiyun 	 * FIMD1_RATIO		[3:0]
1188*4882a593Smuzhiyun 	 */
1189*4882a593Smuzhiyun 	cfg = readl(&clk->div_disp10);
1190*4882a593Smuzhiyun 	cfg &= ~(0xf << 0);
1191*4882a593Smuzhiyun 	cfg |= (0 << 0);
1192*4882a593Smuzhiyun 	writel(cfg, &clk->div_disp10);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun 
exynos5800_set_lcd_clk(void)1195*4882a593Smuzhiyun void exynos5800_set_lcd_clk(void)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun 	struct exynos5420_clock *clk =
1198*4882a593Smuzhiyun 		(struct exynos5420_clock *)samsung_get_base_clock();
1199*4882a593Smuzhiyun 	unsigned int cfg;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	/*
1202*4882a593Smuzhiyun 	 * Use RPLL for pixel clock
1203*4882a593Smuzhiyun 	 * CLK_SRC_DISP10 CLKMUX_FIMD1 [6:4]
1204*4882a593Smuzhiyun 	 * ==================
1205*4882a593Smuzhiyun 	 * 111: SCLK_RPLL
1206*4882a593Smuzhiyun 	 */
1207*4882a593Smuzhiyun 	cfg = readl(&clk->src_disp10) | (0x7 << 4);
1208*4882a593Smuzhiyun 	writel(cfg, &clk->src_disp10);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	/*
1211*4882a593Smuzhiyun 	 * CLK_DIV_DISP10
1212*4882a593Smuzhiyun 	 * FIMD1_RATIO		[3:0]
1213*4882a593Smuzhiyun 	 */
1214*4882a593Smuzhiyun 	clrsetbits_le32(&clk->div_disp10, 0xf << 0, 0x0 << 0);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
exynos4_set_mipi_clk(void)1217*4882a593Smuzhiyun void exynos4_set_mipi_clk(void)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	struct exynos4_clock *clk =
1220*4882a593Smuzhiyun 	    (struct exynos4_clock *)samsung_get_base_clock();
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	/*
1223*4882a593Smuzhiyun 	 * CLK_SRC_LCD0
1224*4882a593Smuzhiyun 	 * FIMD0_SEL		[3:0]
1225*4882a593Smuzhiyun 	 * MDNIE0_SEL		[7:4]
1226*4882a593Smuzhiyun 	 * MDNIE_PWM0_SEL	[8:11]
1227*4882a593Smuzhiyun 	 * MIPI0_SEL		[12:15]
1228*4882a593Smuzhiyun 	 * set mipi0 src clock 0x6: SCLK_MPLL
1229*4882a593Smuzhiyun 	 */
1230*4882a593Smuzhiyun 	clrsetbits_le32(&clk->src_lcd0, 0xf << 12, 0x6 << 12);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	/*
1233*4882a593Smuzhiyun 	 * CLK_SRC_MASK_LCD0
1234*4882a593Smuzhiyun 	 * FIMD0_MASK		[0]
1235*4882a593Smuzhiyun 	 * MDNIE0_MASK		[4]
1236*4882a593Smuzhiyun 	 * MDNIE_PWM0_MASK	[8]
1237*4882a593Smuzhiyun 	 * MIPI0_MASK		[12]
1238*4882a593Smuzhiyun 	 * set src mask mipi0 0x1: Unmask
1239*4882a593Smuzhiyun 	 */
1240*4882a593Smuzhiyun 	setbits_le32(&clk->src_mask_lcd0, 0x1 << 12);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	/*
1243*4882a593Smuzhiyun 	 * CLK_GATE_IP_LCD0
1244*4882a593Smuzhiyun 	 * CLK_FIMD0		[0]
1245*4882a593Smuzhiyun 	 * CLK_MIE0		[1]
1246*4882a593Smuzhiyun 	 * CLK_MDNIE0		[2]
1247*4882a593Smuzhiyun 	 * CLK_DSIM0		[3]
1248*4882a593Smuzhiyun 	 * CLK_SMMUFIMD0	[4]
1249*4882a593Smuzhiyun 	 * CLK_PPMULCD0		[5]
1250*4882a593Smuzhiyun 	 * Gating all clocks for MIPI0
1251*4882a593Smuzhiyun 	 */
1252*4882a593Smuzhiyun 	setbits_le32(&clk->gate_ip_lcd0, 1 << 3);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	/*
1255*4882a593Smuzhiyun 	 * CLK_DIV_LCD0
1256*4882a593Smuzhiyun 	 * FIMD0_RATIO		[3:0]
1257*4882a593Smuzhiyun 	 * MDNIE0_RATIO		[7:4]
1258*4882a593Smuzhiyun 	 * MDNIE_PWM0_RATIO	[11:8]
1259*4882a593Smuzhiyun 	 * MDNIE_PWM_PRE_RATIO	[15:12]
1260*4882a593Smuzhiyun 	 * MIPI0_RATIO		[19:16]
1261*4882a593Smuzhiyun 	 * MIPI0_PRE_RATIO	[23:20]
1262*4882a593Smuzhiyun 	 * set mipi ratio
1263*4882a593Smuzhiyun 	 */
1264*4882a593Smuzhiyun 	clrsetbits_le32(&clk->div_lcd0, 0xf << 16, 0x1 << 16);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun 
exynos5_set_epll_clk(unsigned long rate)1267*4882a593Smuzhiyun int exynos5_set_epll_clk(unsigned long rate)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun 	unsigned int epll_con, epll_con_k;
1270*4882a593Smuzhiyun 	unsigned int i;
1271*4882a593Smuzhiyun 	unsigned int lockcnt;
1272*4882a593Smuzhiyun 	unsigned int start;
1273*4882a593Smuzhiyun 	struct exynos5_clock *clk =
1274*4882a593Smuzhiyun 		(struct exynos5_clock *)samsung_get_base_clock();
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	epll_con = readl(&clk->epll_con0);
1277*4882a593Smuzhiyun 	epll_con &= ~((EPLL_CON0_LOCK_DET_EN_MASK <<
1278*4882a593Smuzhiyun 			EPLL_CON0_LOCK_DET_EN_SHIFT) |
1279*4882a593Smuzhiyun 		EPLL_CON0_MDIV_MASK << EPLL_CON0_MDIV_SHIFT |
1280*4882a593Smuzhiyun 		EPLL_CON0_PDIV_MASK << EPLL_CON0_PDIV_SHIFT |
1281*4882a593Smuzhiyun 		EPLL_CON0_SDIV_MASK << EPLL_CON0_SDIV_SHIFT);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(exynos5_epll_div); i++) {
1284*4882a593Smuzhiyun 		if (exynos5_epll_div[i].freq_out == rate)
1285*4882a593Smuzhiyun 			break;
1286*4882a593Smuzhiyun 	}
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(exynos5_epll_div))
1289*4882a593Smuzhiyun 		return -1;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	epll_con_k = exynos5_epll_div[i].k_dsm << 0;
1292*4882a593Smuzhiyun 	epll_con |= exynos5_epll_div[i].en_lock_det <<
1293*4882a593Smuzhiyun 				EPLL_CON0_LOCK_DET_EN_SHIFT;
1294*4882a593Smuzhiyun 	epll_con |= exynos5_epll_div[i].m_div << EPLL_CON0_MDIV_SHIFT;
1295*4882a593Smuzhiyun 	epll_con |= exynos5_epll_div[i].p_div << EPLL_CON0_PDIV_SHIFT;
1296*4882a593Smuzhiyun 	epll_con |= exynos5_epll_div[i].s_div << EPLL_CON0_SDIV_SHIFT;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	/*
1299*4882a593Smuzhiyun 	 * Required period ( in cycles) to genarate a stable clock output.
1300*4882a593Smuzhiyun 	 * The maximum clock time can be up to 3000 * PDIV cycles of PLLs
1301*4882a593Smuzhiyun 	 * frequency input (as per spec)
1302*4882a593Smuzhiyun 	 */
1303*4882a593Smuzhiyun 	lockcnt = 3000 * exynos5_epll_div[i].p_div;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	writel(lockcnt, &clk->epll_lock);
1306*4882a593Smuzhiyun 	writel(epll_con, &clk->epll_con0);
1307*4882a593Smuzhiyun 	writel(epll_con_k, &clk->epll_con1);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	start = get_timer(0);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	 while (!(readl(&clk->epll_con0) &
1312*4882a593Smuzhiyun 			(0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT))) {
1313*4882a593Smuzhiyun 		if (get_timer(start) > TIMEOUT_EPLL_LOCK) {
1314*4882a593Smuzhiyun 			debug("%s: Timeout waiting for EPLL lock\n", __func__);
1315*4882a593Smuzhiyun 			return -1;
1316*4882a593Smuzhiyun 		}
1317*4882a593Smuzhiyun 	}
1318*4882a593Smuzhiyun 	return 0;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
exynos5_set_i2s_clk_source(unsigned int i2s_id)1321*4882a593Smuzhiyun int exynos5_set_i2s_clk_source(unsigned int i2s_id)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	struct exynos5_clock *clk =
1324*4882a593Smuzhiyun 		(struct exynos5_clock *)samsung_get_base_clock();
1325*4882a593Smuzhiyun 	unsigned int *audio_ass = (unsigned int *)samsung_get_base_audio_ass();
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	if (i2s_id == 0) {
1328*4882a593Smuzhiyun 		setbits_le32(&clk->src_top2, CLK_SRC_MOUT_EPLL);
1329*4882a593Smuzhiyun 		clrsetbits_le32(&clk->src_mau, AUDIO0_SEL_MASK,
1330*4882a593Smuzhiyun 				(CLK_SRC_SCLK_EPLL));
1331*4882a593Smuzhiyun 		setbits_le32(audio_ass, AUDIO_CLKMUX_ASS);
1332*4882a593Smuzhiyun 	} else if (i2s_id == 1) {
1333*4882a593Smuzhiyun 		clrsetbits_le32(&clk->src_peric1, AUDIO1_SEL_MASK,
1334*4882a593Smuzhiyun 				(CLK_SRC_SCLK_EPLL));
1335*4882a593Smuzhiyun 	} else {
1336*4882a593Smuzhiyun 		return -1;
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 	return 0;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun 
exynos5_set_i2s_clk_prescaler(unsigned int src_frq,unsigned int dst_frq,unsigned int i2s_id)1341*4882a593Smuzhiyun int exynos5_set_i2s_clk_prescaler(unsigned int src_frq,
1342*4882a593Smuzhiyun 				  unsigned int dst_frq,
1343*4882a593Smuzhiyun 				  unsigned int i2s_id)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun 	struct exynos5_clock *clk =
1346*4882a593Smuzhiyun 		(struct exynos5_clock *)samsung_get_base_clock();
1347*4882a593Smuzhiyun 	unsigned int div;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	if ((dst_frq == 0) || (src_frq == 0)) {
1350*4882a593Smuzhiyun 		debug("%s: Invalid requency input for prescaler\n", __func__);
1351*4882a593Smuzhiyun 		debug("src frq = %d des frq = %d ", src_frq, dst_frq);
1352*4882a593Smuzhiyun 		return -1;
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	div = (src_frq / dst_frq);
1356*4882a593Smuzhiyun 	if (i2s_id == 0) {
1357*4882a593Smuzhiyun 		if (div > AUDIO_0_RATIO_MASK) {
1358*4882a593Smuzhiyun 			debug("%s: Frequency ratio is out of range\n",
1359*4882a593Smuzhiyun 			      __func__);
1360*4882a593Smuzhiyun 			debug("src frq = %d des frq = %d ", src_frq, dst_frq);
1361*4882a593Smuzhiyun 			return -1;
1362*4882a593Smuzhiyun 		}
1363*4882a593Smuzhiyun 		clrsetbits_le32(&clk->div_mau, AUDIO_0_RATIO_MASK,
1364*4882a593Smuzhiyun 				(div & AUDIO_0_RATIO_MASK));
1365*4882a593Smuzhiyun 	} else if (i2s_id == 1) {
1366*4882a593Smuzhiyun 		if (div > AUDIO_1_RATIO_MASK) {
1367*4882a593Smuzhiyun 			debug("%s: Frequency ratio is out of range\n",
1368*4882a593Smuzhiyun 			      __func__);
1369*4882a593Smuzhiyun 			debug("src frq = %d des frq = %d ", src_frq, dst_frq);
1370*4882a593Smuzhiyun 			return -1;
1371*4882a593Smuzhiyun 		}
1372*4882a593Smuzhiyun 		clrsetbits_le32(&clk->div_peric4, AUDIO_1_RATIO_MASK,
1373*4882a593Smuzhiyun 				(div & AUDIO_1_RATIO_MASK));
1374*4882a593Smuzhiyun 	} else {
1375*4882a593Smuzhiyun 		return -1;
1376*4882a593Smuzhiyun 	}
1377*4882a593Smuzhiyun 	return 0;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun /**
1381*4882a593Smuzhiyun  * Linearly searches for the most accurate main and fine stage clock scalars
1382*4882a593Smuzhiyun  * (divisors) for a specified target frequency and scalar bit sizes by checking
1383*4882a593Smuzhiyun  * all multiples of main_scalar_bits values. Will always return scalars up to or
1384*4882a593Smuzhiyun  * slower than target.
1385*4882a593Smuzhiyun  *
1386*4882a593Smuzhiyun  * @param main_scalar_bits	Number of main scalar bits, must be > 0 and < 32
1387*4882a593Smuzhiyun  * @param fine_scalar_bits	Number of fine scalar bits, must be > 0 and < 32
1388*4882a593Smuzhiyun  * @param input_freq		Clock frequency to be scaled in Hz
1389*4882a593Smuzhiyun  * @param target_freq		Desired clock frequency in Hz
1390*4882a593Smuzhiyun  * @param best_fine_scalar	Pointer to store the fine stage divisor
1391*4882a593Smuzhiyun  *
1392*4882a593Smuzhiyun  * @return best_main_scalar	Main scalar for desired frequency or -1 if none
1393*4882a593Smuzhiyun  * found
1394*4882a593Smuzhiyun  */
clock_calc_best_scalar(unsigned int main_scaler_bits,unsigned int fine_scalar_bits,unsigned int input_rate,unsigned int target_rate,unsigned int * best_fine_scalar)1395*4882a593Smuzhiyun static int clock_calc_best_scalar(unsigned int main_scaler_bits,
1396*4882a593Smuzhiyun 	unsigned int fine_scalar_bits, unsigned int input_rate,
1397*4882a593Smuzhiyun 	unsigned int target_rate, unsigned int *best_fine_scalar)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	int i;
1400*4882a593Smuzhiyun 	int best_main_scalar = -1;
1401*4882a593Smuzhiyun 	unsigned int best_error = target_rate;
1402*4882a593Smuzhiyun 	const unsigned int cap = (1 << fine_scalar_bits) - 1;
1403*4882a593Smuzhiyun 	const unsigned int loops = 1 << main_scaler_bits;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	debug("Input Rate is %u, Target is %u, Cap is %u\n", input_rate,
1406*4882a593Smuzhiyun 			target_rate, cap);
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	assert(best_fine_scalar != NULL);
1409*4882a593Smuzhiyun 	assert(main_scaler_bits <= fine_scalar_bits);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	*best_fine_scalar = 1;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	if (input_rate == 0 || target_rate == 0)
1414*4882a593Smuzhiyun 		return -1;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (target_rate >= input_rate)
1417*4882a593Smuzhiyun 		return 1;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	for (i = 1; i <= loops; i++) {
1420*4882a593Smuzhiyun 		const unsigned int effective_div =
1421*4882a593Smuzhiyun 			max(min(input_rate / i / target_rate, cap), 1U);
1422*4882a593Smuzhiyun 		const unsigned int effective_rate = input_rate / i /
1423*4882a593Smuzhiyun 							effective_div;
1424*4882a593Smuzhiyun 		const int error = target_rate - effective_rate;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 		debug("%d|effdiv:%u, effrate:%u, error:%d\n", i, effective_div,
1427*4882a593Smuzhiyun 				effective_rate, error);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 		if (error >= 0 && error <= best_error) {
1430*4882a593Smuzhiyun 			best_error = error;
1431*4882a593Smuzhiyun 			best_main_scalar = i;
1432*4882a593Smuzhiyun 			*best_fine_scalar = effective_div;
1433*4882a593Smuzhiyun 		}
1434*4882a593Smuzhiyun 	}
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	return best_main_scalar;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun 
exynos5_set_spi_clk(enum periph_id periph_id,unsigned int rate)1439*4882a593Smuzhiyun static int exynos5_set_spi_clk(enum periph_id periph_id,
1440*4882a593Smuzhiyun 					unsigned int rate)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun 	struct exynos5_clock *clk =
1443*4882a593Smuzhiyun 		(struct exynos5_clock *)samsung_get_base_clock();
1444*4882a593Smuzhiyun 	int main;
1445*4882a593Smuzhiyun 	unsigned int fine;
1446*4882a593Smuzhiyun 	unsigned shift, pre_shift;
1447*4882a593Smuzhiyun 	unsigned mask = 0xff;
1448*4882a593Smuzhiyun 	u32 *reg;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	main = clock_calc_best_scalar(4, 8, 400000000, rate, &fine);
1451*4882a593Smuzhiyun 	if (main < 0) {
1452*4882a593Smuzhiyun 		debug("%s: Cannot set clock rate for periph %d",
1453*4882a593Smuzhiyun 				__func__, periph_id);
1454*4882a593Smuzhiyun 		return -1;
1455*4882a593Smuzhiyun 	}
1456*4882a593Smuzhiyun 	main = main - 1;
1457*4882a593Smuzhiyun 	fine = fine - 1;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	switch (periph_id) {
1460*4882a593Smuzhiyun 	case PERIPH_ID_SPI0:
1461*4882a593Smuzhiyun 		reg = &clk->div_peric1;
1462*4882a593Smuzhiyun 		shift = 0;
1463*4882a593Smuzhiyun 		pre_shift = 8;
1464*4882a593Smuzhiyun 		break;
1465*4882a593Smuzhiyun 	case PERIPH_ID_SPI1:
1466*4882a593Smuzhiyun 		reg = &clk->div_peric1;
1467*4882a593Smuzhiyun 		shift = 16;
1468*4882a593Smuzhiyun 		pre_shift = 24;
1469*4882a593Smuzhiyun 		break;
1470*4882a593Smuzhiyun 	case PERIPH_ID_SPI2:
1471*4882a593Smuzhiyun 		reg = &clk->div_peric2;
1472*4882a593Smuzhiyun 		shift = 0;
1473*4882a593Smuzhiyun 		pre_shift = 8;
1474*4882a593Smuzhiyun 		break;
1475*4882a593Smuzhiyun 	case PERIPH_ID_SPI3:
1476*4882a593Smuzhiyun 		reg = &clk->sclk_div_isp;
1477*4882a593Smuzhiyun 		shift = 0;
1478*4882a593Smuzhiyun 		pre_shift = 4;
1479*4882a593Smuzhiyun 		break;
1480*4882a593Smuzhiyun 	case PERIPH_ID_SPI4:
1481*4882a593Smuzhiyun 		reg = &clk->sclk_div_isp;
1482*4882a593Smuzhiyun 		shift = 12;
1483*4882a593Smuzhiyun 		pre_shift = 16;
1484*4882a593Smuzhiyun 		break;
1485*4882a593Smuzhiyun 	default:
1486*4882a593Smuzhiyun 		debug("%s: Unsupported peripheral ID %d\n", __func__,
1487*4882a593Smuzhiyun 		      periph_id);
1488*4882a593Smuzhiyun 		return -1;
1489*4882a593Smuzhiyun 	}
1490*4882a593Smuzhiyun 	clrsetbits_le32(reg, mask << shift, (main & mask) << shift);
1491*4882a593Smuzhiyun 	clrsetbits_le32(reg, mask << pre_shift, (fine & mask) << pre_shift);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	return 0;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun 
exynos5420_set_spi_clk(enum periph_id periph_id,unsigned int rate)1496*4882a593Smuzhiyun static int exynos5420_set_spi_clk(enum periph_id periph_id,
1497*4882a593Smuzhiyun 					unsigned int rate)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun 	struct exynos5420_clock *clk =
1500*4882a593Smuzhiyun 		(struct exynos5420_clock *)samsung_get_base_clock();
1501*4882a593Smuzhiyun 	int main;
1502*4882a593Smuzhiyun 	unsigned int fine;
1503*4882a593Smuzhiyun 	unsigned shift, pre_shift;
1504*4882a593Smuzhiyun 	unsigned div_mask = 0xf, pre_div_mask = 0xff;
1505*4882a593Smuzhiyun 	u32 *reg;
1506*4882a593Smuzhiyun 	u32 *pre_reg;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	main = clock_calc_best_scalar(4, 8, 400000000, rate, &fine);
1509*4882a593Smuzhiyun 	if (main < 0) {
1510*4882a593Smuzhiyun 		debug("%s: Cannot set clock rate for periph %d",
1511*4882a593Smuzhiyun 		      __func__, periph_id);
1512*4882a593Smuzhiyun 		return -1;
1513*4882a593Smuzhiyun 	}
1514*4882a593Smuzhiyun 	main = main - 1;
1515*4882a593Smuzhiyun 	fine = fine - 1;
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	switch (periph_id) {
1518*4882a593Smuzhiyun 	case PERIPH_ID_SPI0:
1519*4882a593Smuzhiyun 		reg = &clk->div_peric1;
1520*4882a593Smuzhiyun 		shift = 20;
1521*4882a593Smuzhiyun 		pre_reg = &clk->div_peric4;
1522*4882a593Smuzhiyun 		pre_shift = 8;
1523*4882a593Smuzhiyun 		break;
1524*4882a593Smuzhiyun 	case PERIPH_ID_SPI1:
1525*4882a593Smuzhiyun 		reg = &clk->div_peric1;
1526*4882a593Smuzhiyun 		shift = 24;
1527*4882a593Smuzhiyun 		pre_reg = &clk->div_peric4;
1528*4882a593Smuzhiyun 		pre_shift = 16;
1529*4882a593Smuzhiyun 		break;
1530*4882a593Smuzhiyun 	case PERIPH_ID_SPI2:
1531*4882a593Smuzhiyun 		reg = &clk->div_peric1;
1532*4882a593Smuzhiyun 		shift = 28;
1533*4882a593Smuzhiyun 		pre_reg = &clk->div_peric4;
1534*4882a593Smuzhiyun 		pre_shift = 24;
1535*4882a593Smuzhiyun 		break;
1536*4882a593Smuzhiyun 	case PERIPH_ID_SPI3:
1537*4882a593Smuzhiyun 		reg = &clk->div_isp1;
1538*4882a593Smuzhiyun 		shift = 16;
1539*4882a593Smuzhiyun 		pre_reg = &clk->div_isp1;
1540*4882a593Smuzhiyun 		pre_shift = 0;
1541*4882a593Smuzhiyun 		break;
1542*4882a593Smuzhiyun 	case PERIPH_ID_SPI4:
1543*4882a593Smuzhiyun 		reg = &clk->div_isp1;
1544*4882a593Smuzhiyun 		shift = 20;
1545*4882a593Smuzhiyun 		pre_reg = &clk->div_isp1;
1546*4882a593Smuzhiyun 		pre_shift = 8;
1547*4882a593Smuzhiyun 		break;
1548*4882a593Smuzhiyun 	default:
1549*4882a593Smuzhiyun 		debug("%s: Unsupported peripheral ID %d\n", __func__,
1550*4882a593Smuzhiyun 		      periph_id);
1551*4882a593Smuzhiyun 		return -1;
1552*4882a593Smuzhiyun 	}
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	clrsetbits_le32(reg, div_mask << shift, (main & div_mask) << shift);
1555*4882a593Smuzhiyun 	clrsetbits_le32(pre_reg, pre_div_mask << pre_shift,
1556*4882a593Smuzhiyun 			(fine & pre_div_mask) << pre_shift);
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	return 0;
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun 
exynos4_get_i2c_clk(void)1561*4882a593Smuzhiyun static unsigned long exynos4_get_i2c_clk(void)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun 	struct exynos4_clock *clk =
1564*4882a593Smuzhiyun 		(struct exynos4_clock *)samsung_get_base_clock();
1565*4882a593Smuzhiyun 	unsigned long sclk, aclk_100;
1566*4882a593Smuzhiyun 	unsigned int ratio;
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	sclk = get_pll_clk(APLL);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	ratio = (readl(&clk->div_top)) >> 4;
1571*4882a593Smuzhiyun 	ratio &= 0xf;
1572*4882a593Smuzhiyun 	aclk_100 = sclk / (ratio + 1);
1573*4882a593Smuzhiyun 	return aclk_100;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun 
get_pll_clk(int pllreg)1576*4882a593Smuzhiyun unsigned long get_pll_clk(int pllreg)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun 	if (cpu_is_exynos5()) {
1579*4882a593Smuzhiyun 		if (proid_is_exynos5420() || proid_is_exynos5422())
1580*4882a593Smuzhiyun 			return exynos542x_get_pll_clk(pllreg);
1581*4882a593Smuzhiyun 		return exynos5_get_pll_clk(pllreg);
1582*4882a593Smuzhiyun 	} else if (cpu_is_exynos4()) {
1583*4882a593Smuzhiyun 		if (proid_is_exynos4412())
1584*4882a593Smuzhiyun 			return exynos4x12_get_pll_clk(pllreg);
1585*4882a593Smuzhiyun 		return exynos4_get_pll_clk(pllreg);
1586*4882a593Smuzhiyun 	}
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	return 0;
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun 
get_arm_clk(void)1591*4882a593Smuzhiyun unsigned long get_arm_clk(void)
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun 	if (cpu_is_exynos5()) {
1594*4882a593Smuzhiyun 		return exynos5_get_arm_clk();
1595*4882a593Smuzhiyun 	} else if (cpu_is_exynos4()) {
1596*4882a593Smuzhiyun 		if (proid_is_exynos4412())
1597*4882a593Smuzhiyun 			return exynos4x12_get_arm_clk();
1598*4882a593Smuzhiyun 		return exynos4_get_arm_clk();
1599*4882a593Smuzhiyun 	}
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	return 0;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun 
get_i2c_clk(void)1604*4882a593Smuzhiyun unsigned long get_i2c_clk(void)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun 	if (cpu_is_exynos5())
1607*4882a593Smuzhiyun 		return clock_get_periph_rate(PERIPH_ID_I2C0);
1608*4882a593Smuzhiyun 	else if (cpu_is_exynos4())
1609*4882a593Smuzhiyun 		return exynos4_get_i2c_clk();
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	return 0;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun 
get_pwm_clk(void)1614*4882a593Smuzhiyun unsigned long get_pwm_clk(void)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun 	if (cpu_is_exynos5()) {
1617*4882a593Smuzhiyun 		return clock_get_periph_rate(PERIPH_ID_PWM0);
1618*4882a593Smuzhiyun 	} else if (cpu_is_exynos4()) {
1619*4882a593Smuzhiyun 		if (proid_is_exynos4412())
1620*4882a593Smuzhiyun 			return exynos4x12_get_pwm_clk();
1621*4882a593Smuzhiyun 		return exynos4_get_pwm_clk();
1622*4882a593Smuzhiyun 	}
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	return 0;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun 
get_uart_clk(int dev_index)1627*4882a593Smuzhiyun unsigned long get_uart_clk(int dev_index)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun 	enum periph_id id;
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	switch (dev_index) {
1632*4882a593Smuzhiyun 	case 0:
1633*4882a593Smuzhiyun 		id = PERIPH_ID_UART0;
1634*4882a593Smuzhiyun 		break;
1635*4882a593Smuzhiyun 	case 1:
1636*4882a593Smuzhiyun 		id = PERIPH_ID_UART1;
1637*4882a593Smuzhiyun 		break;
1638*4882a593Smuzhiyun 	case 2:
1639*4882a593Smuzhiyun 		id = PERIPH_ID_UART2;
1640*4882a593Smuzhiyun 		break;
1641*4882a593Smuzhiyun 	case 3:
1642*4882a593Smuzhiyun 		id = PERIPH_ID_UART3;
1643*4882a593Smuzhiyun 		break;
1644*4882a593Smuzhiyun 	default:
1645*4882a593Smuzhiyun 		debug("%s: invalid UART index %d", __func__, dev_index);
1646*4882a593Smuzhiyun 		return -1;
1647*4882a593Smuzhiyun 	}
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	if (cpu_is_exynos5()) {
1650*4882a593Smuzhiyun 		return clock_get_periph_rate(id);
1651*4882a593Smuzhiyun 	} else if (cpu_is_exynos4()) {
1652*4882a593Smuzhiyun 		if (proid_is_exynos4412())
1653*4882a593Smuzhiyun 			return exynos4x12_get_uart_clk(dev_index);
1654*4882a593Smuzhiyun 		return exynos4_get_uart_clk(dev_index);
1655*4882a593Smuzhiyun 	}
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	return 0;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun 
get_mmc_clk(int dev_index)1660*4882a593Smuzhiyun unsigned long get_mmc_clk(int dev_index)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun 	enum periph_id id;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	if (cpu_is_exynos4())
1665*4882a593Smuzhiyun 		return exynos4_get_mmc_clk(dev_index);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	switch (dev_index) {
1668*4882a593Smuzhiyun 	case 0:
1669*4882a593Smuzhiyun 		id = PERIPH_ID_SDMMC0;
1670*4882a593Smuzhiyun 		break;
1671*4882a593Smuzhiyun 	case 1:
1672*4882a593Smuzhiyun 		id = PERIPH_ID_SDMMC1;
1673*4882a593Smuzhiyun 		break;
1674*4882a593Smuzhiyun 	case 2:
1675*4882a593Smuzhiyun 		id = PERIPH_ID_SDMMC2;
1676*4882a593Smuzhiyun 		break;
1677*4882a593Smuzhiyun 	case 3:
1678*4882a593Smuzhiyun 		id = PERIPH_ID_SDMMC3;
1679*4882a593Smuzhiyun 		break;
1680*4882a593Smuzhiyun 	default:
1681*4882a593Smuzhiyun 		debug("%s: invalid MMC index %d", __func__, dev_index);
1682*4882a593Smuzhiyun 		return -1;
1683*4882a593Smuzhiyun 	}
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	return clock_get_periph_rate(id);
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun 
set_mmc_clk(int dev_index,unsigned int div)1688*4882a593Smuzhiyun void set_mmc_clk(int dev_index, unsigned int div)
1689*4882a593Smuzhiyun {
1690*4882a593Smuzhiyun 	/* If want to set correct value, it needs to substract one from div.*/
1691*4882a593Smuzhiyun 	if (div > 0)
1692*4882a593Smuzhiyun 		div -= 1;
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	if (cpu_is_exynos5()) {
1695*4882a593Smuzhiyun 		if (proid_is_exynos5420() || proid_is_exynos5422())
1696*4882a593Smuzhiyun 			exynos5420_set_mmc_clk(dev_index, div);
1697*4882a593Smuzhiyun 		else
1698*4882a593Smuzhiyun 			exynos5_set_mmc_clk(dev_index, div);
1699*4882a593Smuzhiyun 	} else if (cpu_is_exynos4()) {
1700*4882a593Smuzhiyun 		exynos4_set_mmc_clk(dev_index, div);
1701*4882a593Smuzhiyun 	}
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun 
get_lcd_clk(void)1704*4882a593Smuzhiyun unsigned long get_lcd_clk(void)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun 	if (cpu_is_exynos4()) {
1707*4882a593Smuzhiyun 		return exynos4_get_lcd_clk();
1708*4882a593Smuzhiyun 	} else if (cpu_is_exynos5()) {
1709*4882a593Smuzhiyun 		if (proid_is_exynos5420())
1710*4882a593Smuzhiyun 			return exynos5420_get_lcd_clk();
1711*4882a593Smuzhiyun 		else if (proid_is_exynos5422())
1712*4882a593Smuzhiyun 			return exynos5800_get_lcd_clk();
1713*4882a593Smuzhiyun 		else
1714*4882a593Smuzhiyun 			return exynos5_get_lcd_clk();
1715*4882a593Smuzhiyun 	}
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	return 0;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun 
set_lcd_clk(void)1720*4882a593Smuzhiyun void set_lcd_clk(void)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun 	if (cpu_is_exynos4()) {
1723*4882a593Smuzhiyun 		exynos4_set_lcd_clk();
1724*4882a593Smuzhiyun 	} else if (cpu_is_exynos5()) {
1725*4882a593Smuzhiyun 		if (proid_is_exynos5250())
1726*4882a593Smuzhiyun 			exynos5_set_lcd_clk();
1727*4882a593Smuzhiyun 		else if (proid_is_exynos5420())
1728*4882a593Smuzhiyun 			exynos5420_set_lcd_clk();
1729*4882a593Smuzhiyun 		else
1730*4882a593Smuzhiyun 			exynos5800_set_lcd_clk();
1731*4882a593Smuzhiyun 	}
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun 
set_mipi_clk(void)1734*4882a593Smuzhiyun void set_mipi_clk(void)
1735*4882a593Smuzhiyun {
1736*4882a593Smuzhiyun 	if (cpu_is_exynos4())
1737*4882a593Smuzhiyun 		exynos4_set_mipi_clk();
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun 
set_spi_clk(int periph_id,unsigned int rate)1740*4882a593Smuzhiyun int set_spi_clk(int periph_id, unsigned int rate)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun 	if (cpu_is_exynos5()) {
1743*4882a593Smuzhiyun 		if (proid_is_exynos5420() || proid_is_exynos5422())
1744*4882a593Smuzhiyun 			return exynos5420_set_spi_clk(periph_id, rate);
1745*4882a593Smuzhiyun 		return exynos5_set_spi_clk(periph_id, rate);
1746*4882a593Smuzhiyun 	}
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	return 0;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun 
set_i2s_clk_prescaler(unsigned int src_frq,unsigned int dst_frq,unsigned int i2s_id)1751*4882a593Smuzhiyun int set_i2s_clk_prescaler(unsigned int src_frq, unsigned int dst_frq,
1752*4882a593Smuzhiyun 			  unsigned int i2s_id)
1753*4882a593Smuzhiyun {
1754*4882a593Smuzhiyun 	if (cpu_is_exynos5())
1755*4882a593Smuzhiyun 		return exynos5_set_i2s_clk_prescaler(src_frq, dst_frq, i2s_id);
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	return 0;
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun 
set_i2s_clk_source(unsigned int i2s_id)1760*4882a593Smuzhiyun int set_i2s_clk_source(unsigned int i2s_id)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun 	if (cpu_is_exynos5())
1763*4882a593Smuzhiyun 		return exynos5_set_i2s_clk_source(i2s_id);
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	return 0;
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun 
set_epll_clk(unsigned long rate)1768*4882a593Smuzhiyun int set_epll_clk(unsigned long rate)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun 	if (cpu_is_exynos5())
1771*4882a593Smuzhiyun 		return exynos5_set_epll_clk(rate);
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	return 0;
1774*4882a593Smuzhiyun }
1775