xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-davinci/include/mach/sdmmc_defs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Davinci MMC Controller Defines - Based on Linux davinci_mmc.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2010 Texas Instruments Incorporated
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _SDMMC_DEFS_H_
10*4882a593Smuzhiyun #define _SDMMC_DEFS_H_
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/arch/hardware.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* MMC Control Reg fields */
15*4882a593Smuzhiyun #define MMCCTL_DATRST		(1 << 0)
16*4882a593Smuzhiyun #define MMCCTL_CMDRST		(1 << 1)
17*4882a593Smuzhiyun #define MMCCTL_WIDTH_4_BIT	(1 << 2)
18*4882a593Smuzhiyun #define MMCCTL_DATEG_DISABLED	(0 << 6)
19*4882a593Smuzhiyun #define MMCCTL_DATEG_RISING	(1 << 6)
20*4882a593Smuzhiyun #define MMCCTL_DATEG_FALLING	(2 << 6)
21*4882a593Smuzhiyun #define MMCCTL_DATEG_BOTH	(3 << 6)
22*4882a593Smuzhiyun #define MMCCTL_PERMDR_LE	(0 << 9)
23*4882a593Smuzhiyun #define MMCCTL_PERMDR_BE	(1 << 9)
24*4882a593Smuzhiyun #define MMCCTL_PERMDX_LE	(0 << 10)
25*4882a593Smuzhiyun #define MMCCTL_PERMDX_BE	(1 << 10)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* MMC Clock Control Reg fields */
28*4882a593Smuzhiyun #define MMCCLK_CLKEN		(1 << 8)
29*4882a593Smuzhiyun #define MMCCLK_CLKRT_MASK	(0xFF << 0)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* MMC Status Reg0 fields */
32*4882a593Smuzhiyun #define MMCST0_DATDNE		(1 << 0)
33*4882a593Smuzhiyun #define MMCST0_BSYDNE		(1 << 1)
34*4882a593Smuzhiyun #define MMCST0_RSPDNE		(1 << 2)
35*4882a593Smuzhiyun #define MMCST0_TOUTRD		(1 << 3)
36*4882a593Smuzhiyun #define MMCST0_TOUTRS		(1 << 4)
37*4882a593Smuzhiyun #define MMCST0_CRCWR		(1 << 5)
38*4882a593Smuzhiyun #define MMCST0_CRCRD		(1 << 6)
39*4882a593Smuzhiyun #define MMCST0_CRCRS		(1 << 7)
40*4882a593Smuzhiyun #define MMCST0_DXRDY		(1 << 9)
41*4882a593Smuzhiyun #define MMCST0_DRRDY		(1 << 10)
42*4882a593Smuzhiyun #define MMCST0_DATED		(1 << 11)
43*4882a593Smuzhiyun #define MMCST0_TRNDNE		(1 << 12)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define MMCST0_ERR_MASK		(0x00F8)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* MMC Status Reg1 fields */
48*4882a593Smuzhiyun #define MMCST1_BUSY		(1 << 0)
49*4882a593Smuzhiyun #define MMCST1_CLKSTP		(1 << 1)
50*4882a593Smuzhiyun #define MMCST1_DXEMP		(1 << 2)
51*4882a593Smuzhiyun #define MMCST1_DRFUL		(1 << 3)
52*4882a593Smuzhiyun #define MMCST1_DAT3ST		(1 << 4)
53*4882a593Smuzhiyun #define MMCST1_FIFOEMP		(1 << 5)
54*4882a593Smuzhiyun #define MMCST1_FIFOFUL		(1 << 6)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* MMC INT Mask Reg fields */
57*4882a593Smuzhiyun #define MMCIM_EDATDNE		(1 << 0)
58*4882a593Smuzhiyun #define MMCIM_EBSYDNE		(1 << 1)
59*4882a593Smuzhiyun #define MMCIM_ERSPDNE		(1 << 2)
60*4882a593Smuzhiyun #define MMCIM_ETOUTRD		(1 << 3)
61*4882a593Smuzhiyun #define MMCIM_ETOUTRS		(1 << 4)
62*4882a593Smuzhiyun #define MMCIM_ECRCWR		(1 << 5)
63*4882a593Smuzhiyun #define MMCIM_ECRCRD		(1 << 6)
64*4882a593Smuzhiyun #define MMCIM_ECRCRS		(1 << 7)
65*4882a593Smuzhiyun #define MMCIM_EDXRDY		(1 << 9)
66*4882a593Smuzhiyun #define MMCIM_EDRRDY		(1 << 10)
67*4882a593Smuzhiyun #define MMCIM_EDATED		(1 << 11)
68*4882a593Smuzhiyun #define MMCIM_ETRNDNE		(1 << 12)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MMCIM_MASKALL		(0xFFFFFFFF)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* MMC Resp Tout Reg fields */
73*4882a593Smuzhiyun #define MMCTOR_TOR_MASK		(0xFF)		/* dont write to reg, | it */
74*4882a593Smuzhiyun #define MMCTOR_TOD_20_16_SHIFT  (8)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* MMC Data Read Tout Reg fields */
77*4882a593Smuzhiyun #define MMCTOD_TOD_0_15_MASK	(0xFFFF)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* MMC Block len Reg fields */
80*4882a593Smuzhiyun #define MMCBLEN_BLEN_MASK	(0xFFF)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* MMC Num Blocks Reg fields */
83*4882a593Smuzhiyun #define MMCNBLK_NBLK_MASK	(0xFFFF)
84*4882a593Smuzhiyun #define MMCNBLK_NBLK_MAX	(0xFFFF)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* MMC Num Blocks Counter Reg fields */
87*4882a593Smuzhiyun #define MMCNBLC_NBLC_MASK	(0xFFFF)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* MMC Cmd Reg fields */
90*4882a593Smuzhiyun #define MMCCMD_CMD_MASK		(0x3F)
91*4882a593Smuzhiyun #define MMCCMD_PPLEN		(1 << 7)
92*4882a593Smuzhiyun #define MMCCMD_BSYEXP		(1 << 8)
93*4882a593Smuzhiyun #define MMCCMD_RSPFMT_NONE	(0 << 9)
94*4882a593Smuzhiyun #define MMCCMD_RSPFMT_R1567	(1 << 9)
95*4882a593Smuzhiyun #define MMCCMD_RSPFMT_R2	(2 << 9)
96*4882a593Smuzhiyun #define MMCCMD_RSPFMT_R3	(3 << 9)
97*4882a593Smuzhiyun #define MMCCMD_DTRW		(1 << 11)
98*4882a593Smuzhiyun #define MMCCMD_STRMTP		(1 << 12)
99*4882a593Smuzhiyun #define MMCCMD_WDATX		(1 << 13)
100*4882a593Smuzhiyun #define MMCCMD_INITCK		(1 << 14)
101*4882a593Smuzhiyun #define MMCCMD_DCLR		(1 << 15)
102*4882a593Smuzhiyun #define MMCCMD_DMATRIG		(1 << 16)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* FIFO control Reg fields */
105*4882a593Smuzhiyun #define MMCFIFOCTL_FIFORST	(1 << 0)
106*4882a593Smuzhiyun #define MMCFIFOCTL_FIFODIR	(1 << 1)
107*4882a593Smuzhiyun #define MMCFIFOCTL_FIFOLEV	(1 << 2)
108*4882a593Smuzhiyun #define MMCFIFOCTL_ACCWD_4	(0 << 3)	/* access width of 4 bytes */
109*4882a593Smuzhiyun #define MMCFIFOCTL_ACCWD_3	(1 << 3)	/* access width of 3 bytes */
110*4882a593Smuzhiyun #define MMCFIFOCTL_ACCWD_2	(2 << 3)	/* access width of 2 bytes */
111*4882a593Smuzhiyun #define MMCFIFOCTL_ACCWD_1	(3 << 3)	/* access width of 1 byte */
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* Davinci MMC Register definitions */
114*4882a593Smuzhiyun struct davinci_mmc_regs {
115*4882a593Smuzhiyun 	dv_reg mmcctl;
116*4882a593Smuzhiyun 	dv_reg mmcclk;
117*4882a593Smuzhiyun 	dv_reg mmcst0;
118*4882a593Smuzhiyun 	dv_reg mmcst1;
119*4882a593Smuzhiyun 	dv_reg mmcim;
120*4882a593Smuzhiyun 	dv_reg mmctor;
121*4882a593Smuzhiyun 	dv_reg mmctod;
122*4882a593Smuzhiyun 	dv_reg mmcblen;
123*4882a593Smuzhiyun 	dv_reg mmcnblk;
124*4882a593Smuzhiyun 	dv_reg mmcnblc;
125*4882a593Smuzhiyun 	dv_reg mmcdrr;
126*4882a593Smuzhiyun 	dv_reg mmcdxr;
127*4882a593Smuzhiyun 	dv_reg mmccmd;
128*4882a593Smuzhiyun 	dv_reg mmcarghl;
129*4882a593Smuzhiyun 	dv_reg mmcrsp01;
130*4882a593Smuzhiyun 	dv_reg mmcrsp23;
131*4882a593Smuzhiyun 	dv_reg mmcrsp45;
132*4882a593Smuzhiyun 	dv_reg mmcrsp67;
133*4882a593Smuzhiyun 	dv_reg mmcdrsp;
134*4882a593Smuzhiyun 	dv_reg mmcetok;
135*4882a593Smuzhiyun 	dv_reg mmccidx;
136*4882a593Smuzhiyun 	dv_reg mmcckc;
137*4882a593Smuzhiyun 	dv_reg mmctorc;
138*4882a593Smuzhiyun 	dv_reg mmctodc;
139*4882a593Smuzhiyun 	dv_reg mmcblnc;
140*4882a593Smuzhiyun 	dv_reg sdioctl;
141*4882a593Smuzhiyun 	dv_reg sdiost0;
142*4882a593Smuzhiyun 	dv_reg sdioien;
143*4882a593Smuzhiyun 	dv_reg sdioist;
144*4882a593Smuzhiyun 	dv_reg mmcfifoctl;
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* Davinci MMC board definitions */
148*4882a593Smuzhiyun struct davinci_mmc {
149*4882a593Smuzhiyun 	struct davinci_mmc_regs *reg_base;	/* Register base address */
150*4882a593Smuzhiyun 	uint input_clk;		/* Input clock to MMC controller */
151*4882a593Smuzhiyun 	uint host_caps;		/* Host capabilities */
152*4882a593Smuzhiyun 	uint voltages;		/* Host supported voltages */
153*4882a593Smuzhiyun 	uint version;		/* MMC Controller version */
154*4882a593Smuzhiyun 	struct mmc_config cfg;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun enum {
158*4882a593Smuzhiyun 	MMC_CTLR_VERSION_1 = 0,	/* DM644x and DM355 */
159*4882a593Smuzhiyun 	MMC_CTLR_VERSION_2,	/* DA830 */
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun int davinci_mmc_init(bd_t *bis, struct davinci_mmc *host);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #endif /* _SDMMC_DEFS_H */
165