xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-davinci/include/mach/hardware.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on:
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * -------------------------------------------------------------------------
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *  linux/include/asm-arm/arch-davinci/hardware.h
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *  Copyright (C) 2006 Texas Instruments.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #ifndef __ASM_ARCH_HARDWARE_H
15*4882a593Smuzhiyun #define __ASM_ARCH_HARDWARE_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/sizes.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define	REG(addr)	(*(volatile unsigned int *)(addr))
20*4882a593Smuzhiyun #define REG_P(addr)	((volatile unsigned int *)(addr))
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #ifndef __ASSEMBLY__
23*4882a593Smuzhiyun typedef volatile unsigned int	dv_reg;
24*4882a593Smuzhiyun typedef volatile unsigned int *	dv_reg_p;
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * Base register addresses
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * NOTE:  some of these DM6446-specific addresses DO NOT WORK
31*4882a593Smuzhiyun  * on other DaVinci chips.  Double check them before you try
32*4882a593Smuzhiyun  * using the addresses ... or PSC module identifiers, etc.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun #ifndef CONFIG_SOC_DA8XX
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define DAVINCI_DMA_3PCC_BASE			(0x01c00000)
37*4882a593Smuzhiyun #define DAVINCI_DMA_3PTC0_BASE			(0x01c10000)
38*4882a593Smuzhiyun #define DAVINCI_DMA_3PTC1_BASE			(0x01c10400)
39*4882a593Smuzhiyun #define DAVINCI_UART0_BASE			(0x01c20000)
40*4882a593Smuzhiyun #define DAVINCI_UART1_BASE			(0x01c20400)
41*4882a593Smuzhiyun #define DAVINCI_TIMER3_BASE			(0x01c20800)
42*4882a593Smuzhiyun #define DAVINCI_I2C_BASE			(0x01c21000)
43*4882a593Smuzhiyun #define DAVINCI_TIMER0_BASE			(0x01c21400)
44*4882a593Smuzhiyun #define DAVINCI_TIMER1_BASE			(0x01c21800)
45*4882a593Smuzhiyun #define DAVINCI_WDOG_BASE			(0x01c21c00)
46*4882a593Smuzhiyun #define DAVINCI_PWM0_BASE			(0x01c22000)
47*4882a593Smuzhiyun #define DAVINCI_PWM1_BASE			(0x01c22400)
48*4882a593Smuzhiyun #define DAVINCI_PWM2_BASE			(0x01c22800)
49*4882a593Smuzhiyun #define DAVINCI_TIMER4_BASE			(0x01c23800)
50*4882a593Smuzhiyun #define DAVINCI_SYSTEM_MODULE_BASE		(0x01c40000)
51*4882a593Smuzhiyun #define DAVINCI_PLL_CNTRL0_BASE			(0x01c40800)
52*4882a593Smuzhiyun #define DAVINCI_PLL_CNTRL1_BASE			(0x01c40c00)
53*4882a593Smuzhiyun #define DAVINCI_PWR_SLEEP_CNTRL_BASE		(0x01c41000)
54*4882a593Smuzhiyun #define DAVINCI_ARM_INTC_BASE			(0x01c48000)
55*4882a593Smuzhiyun #define DAVINCI_USB_OTG_BASE			(0x01c64000)
56*4882a593Smuzhiyun #define DAVINCI_CFC_ATA_BASE			(0x01c66000)
57*4882a593Smuzhiyun #define DAVINCI_SPI_BASE			(0x01c66800)
58*4882a593Smuzhiyun #define DAVINCI_GPIO_BASE			(0x01c67000)
59*4882a593Smuzhiyun #define DAVINCI_VPSS_REGS_BASE			(0x01c70000)
60*4882a593Smuzhiyun #if !defined(CONFIG_SOC_DM646X)
61*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE	(0x02000000)
62*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE	(0x04000000)
63*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE	(0x06000000)
64*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE	(0x08000000)
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun #define DAVINCI_DDR_BASE			(0x80000000)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #ifdef CONFIG_SOC_DM644X
69*4882a593Smuzhiyun #define DAVINCI_UART2_BASE			0x01c20800
70*4882a593Smuzhiyun #define DAVINCI_UHPI_BASE			0x01c67800
71*4882a593Smuzhiyun #define DAVINCI_EMAC_CNTRL_REGS_BASE		0x01c80000
72*4882a593Smuzhiyun #define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE	0x01c81000
73*4882a593Smuzhiyun #define DAVINCI_EMAC_WRAPPER_RAM_BASE		0x01c82000
74*4882a593Smuzhiyun #define DAVINCI_MDIO_CNTRL_REGS_BASE		0x01c84000
75*4882a593Smuzhiyun #define DAVINCI_IMCOP_BASE			0x01cc0000
76*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x01e00000
77*4882a593Smuzhiyun #define DAVINCI_VLYNQ_BASE			0x01e01000
78*4882a593Smuzhiyun #define DAVINCI_ASP_BASE			0x01e02000
79*4882a593Smuzhiyun #define DAVINCI_MMC_SD_BASE			0x01e10000
80*4882a593Smuzhiyun #define DAVINCI_MS_BASE				0x01e20000
81*4882a593Smuzhiyun #define DAVINCI_VLYNQ_REMOTE_BASE		0x0c000000
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #elif defined(CONFIG_SOC_DM355)
84*4882a593Smuzhiyun #define DAVINCI_MMC_SD1_BASE			0x01e00000
85*4882a593Smuzhiyun #define DAVINCI_ASP0_BASE			0x01e02000
86*4882a593Smuzhiyun #define DAVINCI_ASP1_BASE			0x01e04000
87*4882a593Smuzhiyun #define DAVINCI_UART2_BASE			0x01e06000
88*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x01e10000
89*4882a593Smuzhiyun #define DAVINCI_MMC_SD0_BASE			0x01e11000
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #elif defined(CONFIG_SOC_DM365)
92*4882a593Smuzhiyun #define DAVINCI_MMC_SD1_BASE			0x01d00000
93*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x01d10000
94*4882a593Smuzhiyun #define DAVINCI_MMC_SD0_BASE			0x01d11000
95*4882a593Smuzhiyun #define DAVINCI_DDR_EMIF_CTRL_BASE		0x20000000
96*4882a593Smuzhiyun #define DAVINCI_SPI0_BASE			0x01c66000
97*4882a593Smuzhiyun #define DAVINCI_SPI1_BASE			0x01c66800
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #elif defined(CONFIG_SOC_DM646X)
100*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x20008000
101*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE	0x42000000
102*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE	0x44000000
103*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE	0x46000000
104*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE	0x48000000
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #else /* CONFIG_SOC_DA8XX */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define DAVINCI_UART0_BASE			0x01c42000
111*4882a593Smuzhiyun #define DAVINCI_UART1_BASE			0x01d0c000
112*4882a593Smuzhiyun #define DAVINCI_UART2_BASE			0x01d0d000
113*4882a593Smuzhiyun #define DAVINCI_I2C0_BASE			0x01c22000
114*4882a593Smuzhiyun #define DAVINCI_I2C1_BASE			0x01e28000
115*4882a593Smuzhiyun #define DAVINCI_TIMER0_BASE			0x01c20000
116*4882a593Smuzhiyun #define DAVINCI_TIMER1_BASE			0x01c21000
117*4882a593Smuzhiyun #define DAVINCI_WDOG_BASE			0x01c21000
118*4882a593Smuzhiyun #define DAVINCI_RTC_BASE			0x01c23000
119*4882a593Smuzhiyun #define DAVINCI_PLL_CNTRL0_BASE			0x01c11000
120*4882a593Smuzhiyun #define DAVINCI_PLL_CNTRL1_BASE			0x01e1a000
121*4882a593Smuzhiyun #define DAVINCI_PSC0_BASE			0x01c10000
122*4882a593Smuzhiyun #define DAVINCI_PSC1_BASE			0x01e27000
123*4882a593Smuzhiyun #define DAVINCI_SPI0_BASE			0x01c41000
124*4882a593Smuzhiyun #define DAVINCI_USB_OTG_BASE			0x01e00000
125*4882a593Smuzhiyun #define DAVINCI_SPI1_BASE			(cpu_is_da830() ? \
126*4882a593Smuzhiyun 						0x01e12000 : 0x01f0e000)
127*4882a593Smuzhiyun #define DAVINCI_GPIO_BASE			0x01e26000
128*4882a593Smuzhiyun #define DAVINCI_EMAC_CNTRL_REGS_BASE		0x01e23000
129*4882a593Smuzhiyun #define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE	0x01e22000
130*4882a593Smuzhiyun #define DAVINCI_EMAC_WRAPPER_RAM_BASE		0x01e20000
131*4882a593Smuzhiyun #define DAVINCI_MDIO_CNTRL_REGS_BASE		0x01e24000
132*4882a593Smuzhiyun #define DAVINCI_SYSCFG1_BASE			0x01e2c000
133*4882a593Smuzhiyun #define DAVINCI_MMC_SD0_BASE			0x01c40000
134*4882a593Smuzhiyun #define DAVINCI_MMC_SD1_BASE			0x01e1b000
135*4882a593Smuzhiyun #define DAVINCI_TIMER2_BASE			0x01f0c000
136*4882a593Smuzhiyun #define DAVINCI_TIMER3_BASE			0x01f0d000
137*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_CNTRL_BASE		0x68000000
138*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE	0x40000000
139*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE	0x60000000
140*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE	0x62000000
141*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE4_BASE	0x64000000
142*4882a593Smuzhiyun #define DAVINCI_ASYNC_EMIF_DATA_CE5_BASE	0x66000000
143*4882a593Smuzhiyun #define DAVINCI_DDR_EMIF_CTRL_BASE		0xb0000000
144*4882a593Smuzhiyun #define DAVINCI_DDR_EMIF_DATA_BASE		0xc0000000
145*4882a593Smuzhiyun #define DAVINCI_INTC_BASE			0xfffee000
146*4882a593Smuzhiyun #define DAVINCI_BOOTCFG_BASE			0x01c14000
147*4882a593Smuzhiyun #define DAVINCI_LCD_CNTL_BASE			0x01e13000
148*4882a593Smuzhiyun #define DAVINCI_L3CBARAM_BASE			0x80000000
149*4882a593Smuzhiyun #define JTAG_ID_REG                            (DAVINCI_BOOTCFG_BASE + 0x18)
150*4882a593Smuzhiyun #define CHIP_REV_ID_REG				(DAVINCI_BOOTCFG_BASE + 0x24)
151*4882a593Smuzhiyun #define HOST1CFG				(DAVINCI_BOOTCFG_BASE + 0x44)
152*4882a593Smuzhiyun #define PSC0_MDCTL				(DAVINCI_PSC0_BASE + 0xa00)
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define GPIO_BANK0_REG_DIR_ADDR			(DAVINCI_GPIO_BASE + 0x10)
155*4882a593Smuzhiyun #define GPIO_BANK0_REG_OPDATA_ADDR		(DAVINCI_GPIO_BASE + 0x14)
156*4882a593Smuzhiyun #define GPIO_BANK0_REG_SET_ADDR			(DAVINCI_GPIO_BASE + 0x18)
157*4882a593Smuzhiyun #define GPIO_BANK0_REG_CLR_ADDR			(DAVINCI_GPIO_BASE + 0x1c)
158*4882a593Smuzhiyun #define GPIO_BANK2_REG_DIR_ADDR			(DAVINCI_GPIO_BASE + 0x38)
159*4882a593Smuzhiyun #define GPIO_BANK2_REG_OPDATA_ADDR		(DAVINCI_GPIO_BASE + 0x3c)
160*4882a593Smuzhiyun #define GPIO_BANK2_REG_SET_ADDR			(DAVINCI_GPIO_BASE + 0x40)
161*4882a593Smuzhiyun #define GPIO_BANK2_REG_CLR_ADDR			(DAVINCI_GPIO_BASE + 0x44)
162*4882a593Smuzhiyun #define GPIO_BANK6_REG_DIR_ADDR			(DAVINCI_GPIO_BASE + 0x88)
163*4882a593Smuzhiyun #define GPIO_BANK6_REG_OPDATA_ADDR		(DAVINCI_GPIO_BASE + 0x8c)
164*4882a593Smuzhiyun #define GPIO_BANK6_REG_SET_ADDR			(DAVINCI_GPIO_BASE + 0x90)
165*4882a593Smuzhiyun #define GPIO_BANK6_REG_CLR_ADDR			(DAVINCI_GPIO_BASE + 0x94)
166*4882a593Smuzhiyun #endif /* CONFIG_SOC_DA8XX */
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* Power and Sleep Controller (PSC) Domains */
169*4882a593Smuzhiyun #define DAVINCI_GPSC_ARMDOMAIN		0
170*4882a593Smuzhiyun #define DAVINCI_GPSC_DSPDOMAIN		1
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #ifndef CONFIG_SOC_DA8XX
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define DAVINCI_LPSC_VPSSMSTR		0
175*4882a593Smuzhiyun #define DAVINCI_LPSC_VPSSSLV		1
176*4882a593Smuzhiyun #define DAVINCI_LPSC_TPCC		2
177*4882a593Smuzhiyun #define DAVINCI_LPSC_TPTC0		3
178*4882a593Smuzhiyun #define DAVINCI_LPSC_TPTC1		4
179*4882a593Smuzhiyun #define DAVINCI_LPSC_EMAC		5
180*4882a593Smuzhiyun #define DAVINCI_LPSC_EMAC_WRAPPER	6
181*4882a593Smuzhiyun #define DAVINCI_LPSC_MDIO		7
182*4882a593Smuzhiyun #define DAVINCI_LPSC_IEEE1394		8
183*4882a593Smuzhiyun #define DAVINCI_LPSC_USB		9
184*4882a593Smuzhiyun #define DAVINCI_LPSC_ATA		10
185*4882a593Smuzhiyun #define DAVINCI_LPSC_VLYNQ		11
186*4882a593Smuzhiyun #define DAVINCI_LPSC_UHPI		12
187*4882a593Smuzhiyun #define DAVINCI_LPSC_DDR_EMIF		13
188*4882a593Smuzhiyun #define DAVINCI_LPSC_AEMIF		14
189*4882a593Smuzhiyun #define DAVINCI_LPSC_MMC_SD		15
190*4882a593Smuzhiyun #define DAVINCI_LPSC_MEMSTICK		16
191*4882a593Smuzhiyun #define DAVINCI_LPSC_McBSP		17
192*4882a593Smuzhiyun #define DAVINCI_LPSC_I2C		18
193*4882a593Smuzhiyun #define DAVINCI_LPSC_UART0		19
194*4882a593Smuzhiyun #define DAVINCI_LPSC_UART1		20
195*4882a593Smuzhiyun #define DAVINCI_LPSC_UART2		21
196*4882a593Smuzhiyun #define DAVINCI_LPSC_SPI		22
197*4882a593Smuzhiyun #define DAVINCI_LPSC_PWM0		23
198*4882a593Smuzhiyun #define DAVINCI_LPSC_PWM1		24
199*4882a593Smuzhiyun #define DAVINCI_LPSC_PWM2		25
200*4882a593Smuzhiyun #define DAVINCI_LPSC_GPIO		26
201*4882a593Smuzhiyun #define DAVINCI_LPSC_TIMER0		27
202*4882a593Smuzhiyun #define DAVINCI_LPSC_TIMER1		28
203*4882a593Smuzhiyun #define DAVINCI_LPSC_TIMER2		29
204*4882a593Smuzhiyun #define DAVINCI_LPSC_SYSTEM_SUBSYS	30
205*4882a593Smuzhiyun #define DAVINCI_LPSC_ARM		31
206*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR2		32
207*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR3		33
208*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR4		34
209*4882a593Smuzhiyun #define DAVINCI_LPSC_CROSSBAR		35
210*4882a593Smuzhiyun #define DAVINCI_LPSC_CFG27		36
211*4882a593Smuzhiyun #define DAVINCI_LPSC_CFG3		37
212*4882a593Smuzhiyun #define DAVINCI_LPSC_CFG5		38
213*4882a593Smuzhiyun #define DAVINCI_LPSC_GEM		39
214*4882a593Smuzhiyun #define DAVINCI_LPSC_IMCOP		40
215*4882a593Smuzhiyun #define DAVINCI_LPSC_VPSSMASTER		47
216*4882a593Smuzhiyun #define DAVINCI_LPSC_MJCP		50
217*4882a593Smuzhiyun #define DAVINCI_LPSC_HDVICP		51
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define DAVINCI_DM646X_LPSC_EMAC	14
220*4882a593Smuzhiyun #define DAVINCI_DM646X_LPSC_UART0	26
221*4882a593Smuzhiyun #define DAVINCI_DM646X_LPSC_I2C		31
222*4882a593Smuzhiyun #define DAVINCI_DM646X_LPSC_TIMER0	34
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #else /* CONFIG_SOC_DA8XX */
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define DAVINCI_LPSC_TPCC		0
227*4882a593Smuzhiyun #define DAVINCI_LPSC_TPTC0		1
228*4882a593Smuzhiyun #define DAVINCI_LPSC_TPTC1		2
229*4882a593Smuzhiyun #define DAVINCI_LPSC_AEMIF		3
230*4882a593Smuzhiyun #define DAVINCI_LPSC_SPI0		4
231*4882a593Smuzhiyun #define DAVINCI_LPSC_MMC_SD		5
232*4882a593Smuzhiyun #define DAVINCI_LPSC_AINTC		6
233*4882a593Smuzhiyun #define DAVINCI_LPSC_ARM_RAM_ROM	7
234*4882a593Smuzhiyun #define DAVINCI_LPSC_SECCTL_KEYMGR	8
235*4882a593Smuzhiyun #define DAVINCI_LPSC_UART0		9
236*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR0		10
237*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR1		11
238*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR2		12
239*4882a593Smuzhiyun #define DAVINCI_LPSC_DMAX		13
240*4882a593Smuzhiyun #define DAVINCI_LPSC_ARM		14
241*4882a593Smuzhiyun #define DAVINCI_LPSC_GEM		15
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* for LPSCs in PSC1, offset from 32 for differentiation */
244*4882a593Smuzhiyun #define DAVINCI_LPSC_PSC1_BASE		32
245*4882a593Smuzhiyun #define DAVINCI_LPSC_USB20		(DAVINCI_LPSC_PSC1_BASE + 1)
246*4882a593Smuzhiyun #define DAVINCI_LPSC_USB11		(DAVINCI_LPSC_PSC1_BASE + 2)
247*4882a593Smuzhiyun #define DAVINCI_LPSC_GPIO		(DAVINCI_LPSC_PSC1_BASE + 3)
248*4882a593Smuzhiyun #define DAVINCI_LPSC_UHPI		(DAVINCI_LPSC_PSC1_BASE + 4)
249*4882a593Smuzhiyun #define DAVINCI_LPSC_EMAC		(DAVINCI_LPSC_PSC1_BASE + 5)
250*4882a593Smuzhiyun #define DAVINCI_LPSC_DDR_EMIF		(DAVINCI_LPSC_PSC1_BASE + 6)
251*4882a593Smuzhiyun #define DAVINCI_LPSC_McASP0		(DAVINCI_LPSC_PSC1_BASE + 7)
252*4882a593Smuzhiyun #define DAVINCI_LPSC_SPI1		(DAVINCI_LPSC_PSC1_BASE + 10)
253*4882a593Smuzhiyun #define DAVINCI_LPSC_I2C1		(DAVINCI_LPSC_PSC1_BASE + 11)
254*4882a593Smuzhiyun #define DAVINCI_LPSC_UART1		(DAVINCI_LPSC_PSC1_BASE + 12)
255*4882a593Smuzhiyun #define DAVINCI_LPSC_UART2		(DAVINCI_LPSC_PSC1_BASE + 13)
256*4882a593Smuzhiyun #define DAVINCI_LPSC_LCDC		(DAVINCI_LPSC_PSC1_BASE + 16)
257*4882a593Smuzhiyun #define DAVINCI_LPSC_ePWM		(DAVINCI_LPSC_PSC1_BASE + 17)
258*4882a593Smuzhiyun #define DAVINCI_LPSC_MMCSD1		(DAVINCI_LPSC_PSC1_BASE + 18)
259*4882a593Smuzhiyun #define DAVINCI_LPSC_eCAP		(DAVINCI_LPSC_PSC1_BASE + 20)
260*4882a593Smuzhiyun #define DAVINCI_LPSC_L3_CBA_RAM		(DAVINCI_LPSC_PSC1_BASE + 31)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* DA830-specific peripherals */
263*4882a593Smuzhiyun #define DAVINCI_LPSC_McASP1		(DAVINCI_LPSC_PSC1_BASE + 8)
264*4882a593Smuzhiyun #define DAVINCI_LPSC_McASP2		(DAVINCI_LPSC_PSC1_BASE + 9)
265*4882a593Smuzhiyun #define DAVINCI_LPSC_eQEP		(DAVINCI_LPSC_PSC1_BASE + 21)
266*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR8		(DAVINCI_LPSC_PSC1_BASE + 24)
267*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR7		(DAVINCI_LPSC_PSC1_BASE + 25)
268*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR12		(DAVINCI_LPSC_PSC1_BASE + 26)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* DA850-specific peripherals */
271*4882a593Smuzhiyun #define DAVINCI_LPSC_TPCC1		(DAVINCI_LPSC_PSC1_BASE + 0)
272*4882a593Smuzhiyun #define DAVINCI_LPSC_SATA		(DAVINCI_LPSC_PSC1_BASE + 8)
273*4882a593Smuzhiyun #define DAVINCI_LPSC_VPIF		(DAVINCI_LPSC_PSC1_BASE + 9)
274*4882a593Smuzhiyun #define DAVINCI_LPSC_McBSP0		(DAVINCI_LPSC_PSC1_BASE + 14)
275*4882a593Smuzhiyun #define DAVINCI_LPSC_McBSP1		(DAVINCI_LPSC_PSC1_BASE + 15)
276*4882a593Smuzhiyun #define DAVINCI_LPSC_MMC_SD1		(DAVINCI_LPSC_PSC1_BASE + 18)
277*4882a593Smuzhiyun #define DAVINCI_LPSC_uPP		(DAVINCI_LPSC_PSC1_BASE + 19)
278*4882a593Smuzhiyun #define DAVINCI_LPSC_TPTC2		(DAVINCI_LPSC_PSC1_BASE + 21)
279*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR_F0		(DAVINCI_LPSC_PSC1_BASE + 24)
280*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR_F1		(DAVINCI_LPSC_PSC1_BASE + 25)
281*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR_F2		(DAVINCI_LPSC_PSC1_BASE + 26)
282*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR_F6		(DAVINCI_LPSC_PSC1_BASE + 27)
283*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR_F7		(DAVINCI_LPSC_PSC1_BASE + 28)
284*4882a593Smuzhiyun #define DAVINCI_LPSC_SCR_F8		(DAVINCI_LPSC_PSC1_BASE + 29)
285*4882a593Smuzhiyun #define DAVINCI_LPSC_BR_F7		(DAVINCI_LPSC_PSC1_BASE + 30)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #endif /* CONFIG_SOC_DA8XX */
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #ifndef __ASSEMBLY__
290*4882a593Smuzhiyun void lpsc_on(unsigned int id);
291*4882a593Smuzhiyun void lpsc_syncreset(unsigned int id);
292*4882a593Smuzhiyun void lpsc_disable(unsigned int id);
293*4882a593Smuzhiyun void dsp_on(void);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun void davinci_enable_uart0(void);
296*4882a593Smuzhiyun void davinci_enable_emac(void);
297*4882a593Smuzhiyun void davinci_enable_i2c(void);
298*4882a593Smuzhiyun void davinci_errata_workarounds(void);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #ifndef CONFIG_SOC_DA8XX
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* Some PSC defines */
303*4882a593Smuzhiyun #define PSC_CHP_SHRTSW			(0x01c40038)
304*4882a593Smuzhiyun #define PSC_GBLCTL			(0x01c41010)
305*4882a593Smuzhiyun #define PSC_EPCPR			(0x01c41070)
306*4882a593Smuzhiyun #define PSC_EPCCR			(0x01c41078)
307*4882a593Smuzhiyun #define PSC_PTCMD			(0x01c41120)
308*4882a593Smuzhiyun #define PSC_PTSTAT			(0x01c41128)
309*4882a593Smuzhiyun #define PSC_PDSTAT			(0x01c41200)
310*4882a593Smuzhiyun #define PSC_PDSTAT1			(0x01c41204)
311*4882a593Smuzhiyun #define PSC_PDCTL			(0x01c41300)
312*4882a593Smuzhiyun #define PSC_PDCTL1			(0x01c41304)
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define PSC_MDCTL_BASE			(0x01c41a00)
315*4882a593Smuzhiyun #define PSC_MDSTAT_BASE			(0x01c41800)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define VDD3P3V_PWDN			(0x01c40048)
318*4882a593Smuzhiyun #define UART0_PWREMU_MGMT		(0x01c20030)
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #define PSC_SILVER_BULLET		(0x01c41a20)
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #else /* CONFIG_SOC_DA8XX */
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define	PSC_ENABLE		0x3
325*4882a593Smuzhiyun #define	PSC_DISABLE		0x2
326*4882a593Smuzhiyun #define	PSC_SYNCRESET		0x1
327*4882a593Smuzhiyun #define	PSC_SWRSTDISABLE	0x0
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #define PSC_PSC0_MODULE_ID_CNT		16
330*4882a593Smuzhiyun #define PSC_PSC1_MODULE_ID_CNT		32
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun #define UART0_PWREMU_MGMT		(0x01c42030)
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun struct davinci_psc_regs {
335*4882a593Smuzhiyun 	dv_reg	revid;
336*4882a593Smuzhiyun 	dv_reg	rsvd0[71];
337*4882a593Smuzhiyun 	dv_reg	ptcmd;
338*4882a593Smuzhiyun 	dv_reg	rsvd1;
339*4882a593Smuzhiyun 	dv_reg	ptstat;
340*4882a593Smuzhiyun 	dv_reg	rsvd2[437];
341*4882a593Smuzhiyun 	union {
342*4882a593Smuzhiyun 		struct {
343*4882a593Smuzhiyun 			dv_reg	mdstat[PSC_PSC0_MODULE_ID_CNT];
344*4882a593Smuzhiyun 			dv_reg	rsvd3[112];
345*4882a593Smuzhiyun 			dv_reg	mdctl[PSC_PSC0_MODULE_ID_CNT];
346*4882a593Smuzhiyun 		} psc0;
347*4882a593Smuzhiyun 		struct {
348*4882a593Smuzhiyun 			dv_reg	mdstat[PSC_PSC1_MODULE_ID_CNT];
349*4882a593Smuzhiyun 			dv_reg	rsvd3[96];
350*4882a593Smuzhiyun 			dv_reg	mdctl[PSC_PSC1_MODULE_ID_CNT];
351*4882a593Smuzhiyun 		} psc1;
352*4882a593Smuzhiyun 	};
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #define davinci_psc0_regs ((struct davinci_psc_regs *)DAVINCI_PSC0_BASE)
356*4882a593Smuzhiyun #define davinci_psc1_regs ((struct davinci_psc_regs *)DAVINCI_PSC1_BASE)
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun #endif /* CONFIG_SOC_DA8XX */
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define PSC_MDSTAT_STATE		0x3f
361*4882a593Smuzhiyun #define PSC_MDCTL_NEXT			0x07
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #ifndef CONFIG_SOC_DA8XX
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /* Miscellania... */
366*4882a593Smuzhiyun #define VBPR				(0x20000020)
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* NOTE:  system control modules are *highly* chip-specific, both
369*4882a593Smuzhiyun  * as to register content (e.g. for muxing) and which registers exist.
370*4882a593Smuzhiyun  */
371*4882a593Smuzhiyun #define PINMUX0				0x01c40000
372*4882a593Smuzhiyun #define PINMUX1				0x01c40004
373*4882a593Smuzhiyun #define PINMUX2				0x01c40008
374*4882a593Smuzhiyun #define PINMUX3				0x01c4000c
375*4882a593Smuzhiyun #define PINMUX4				0x01c40010
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun struct davinci_uart_ctrl_regs {
378*4882a593Smuzhiyun 	dv_reg	revid1;
379*4882a593Smuzhiyun 	dv_reg	res;
380*4882a593Smuzhiyun 	dv_reg	pwremu_mgmt;
381*4882a593Smuzhiyun 	dv_reg	mdr;
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun #define DAVINCI_UART_CTRL_BASE 0x28
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* UART PWREMU_MGMT definitions */
387*4882a593Smuzhiyun #define DAVINCI_UART_PWREMU_MGMT_FREE	(1 << 0)
388*4882a593Smuzhiyun #define DAVINCI_UART_PWREMU_MGMT_URRST	(1 << 13)
389*4882a593Smuzhiyun #define DAVINCI_UART_PWREMU_MGMT_UTRST	(1 << 14)
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #else /* CONFIG_SOC_DA8XX */
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun struct davinci_pllc_regs {
394*4882a593Smuzhiyun 	dv_reg	revid;
395*4882a593Smuzhiyun 	dv_reg	rsvd1[56];
396*4882a593Smuzhiyun 	dv_reg	rstype;
397*4882a593Smuzhiyun 	dv_reg	rsvd2[6];
398*4882a593Smuzhiyun 	dv_reg	pllctl;
399*4882a593Smuzhiyun 	dv_reg	ocsel;
400*4882a593Smuzhiyun 	dv_reg	rsvd3[2];
401*4882a593Smuzhiyun 	dv_reg	pllm;
402*4882a593Smuzhiyun 	dv_reg	prediv;
403*4882a593Smuzhiyun 	dv_reg	plldiv1;
404*4882a593Smuzhiyun 	dv_reg	plldiv2;
405*4882a593Smuzhiyun 	dv_reg	plldiv3;
406*4882a593Smuzhiyun 	dv_reg	oscdiv;
407*4882a593Smuzhiyun 	dv_reg	postdiv;
408*4882a593Smuzhiyun 	dv_reg	rsvd4[3];
409*4882a593Smuzhiyun 	dv_reg	pllcmd;
410*4882a593Smuzhiyun 	dv_reg	pllstat;
411*4882a593Smuzhiyun 	dv_reg	alnctl;
412*4882a593Smuzhiyun 	dv_reg	dchange;
413*4882a593Smuzhiyun 	dv_reg	cken;
414*4882a593Smuzhiyun 	dv_reg	ckstat;
415*4882a593Smuzhiyun 	dv_reg	systat;
416*4882a593Smuzhiyun 	dv_reg	rsvd5[3];
417*4882a593Smuzhiyun 	dv_reg	plldiv4;
418*4882a593Smuzhiyun 	dv_reg	plldiv5;
419*4882a593Smuzhiyun 	dv_reg	plldiv6;
420*4882a593Smuzhiyun 	dv_reg	plldiv7;
421*4882a593Smuzhiyun 	dv_reg	rsvd6[32];
422*4882a593Smuzhiyun 	dv_reg	emucnt0;
423*4882a593Smuzhiyun 	dv_reg	emucnt1;
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #define davinci_pllc0_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL0_BASE)
427*4882a593Smuzhiyun #define davinci_pllc1_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL1_BASE)
428*4882a593Smuzhiyun #define DAVINCI_PLLC_DIV_MASK	0x1f
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /*
431*4882a593Smuzhiyun  * A clock ID is a 32-bit number where bit 16 represents the PLL controller
432*4882a593Smuzhiyun  * (clear is PLLC0, set is PLLC1) and the low 16 bits represent the divisor,
433*4882a593Smuzhiyun  * counting from 1. Clock IDs may be passed to clk_get().
434*4882a593Smuzhiyun  */
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /* flags to select PLL controller */
437*4882a593Smuzhiyun #define DAVINCI_PLLC0_FLAG			(0)
438*4882a593Smuzhiyun #define DAVINCI_PLLC1_FLAG			(1 << 16)
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun enum davinci_clk_ids {
441*4882a593Smuzhiyun 	/*
442*4882a593Smuzhiyun 	 * Clock IDs for PLL outputs. Each may be switched on/off
443*4882a593Smuzhiyun 	 * independently, and each may map to one or more peripherals.
444*4882a593Smuzhiyun 	 */
445*4882a593Smuzhiyun 	DAVINCI_PLL0_SYSCLK2			= DAVINCI_PLLC0_FLAG | 2,
446*4882a593Smuzhiyun 	DAVINCI_PLL0_SYSCLK4			= DAVINCI_PLLC0_FLAG | 4,
447*4882a593Smuzhiyun 	DAVINCI_PLL0_SYSCLK6			= DAVINCI_PLLC0_FLAG | 6,
448*4882a593Smuzhiyun 	DAVINCI_PLL1_SYSCLK1			= DAVINCI_PLLC1_FLAG | 1,
449*4882a593Smuzhiyun 	DAVINCI_PLL1_SYSCLK2			= DAVINCI_PLLC1_FLAG | 2,
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* map peripherals to clock IDs */
452*4882a593Smuzhiyun 	DAVINCI_ARM_CLKID			= DAVINCI_PLL0_SYSCLK6,
453*4882a593Smuzhiyun 	DAVINCI_DDR_CLKID			= DAVINCI_PLL1_SYSCLK1,
454*4882a593Smuzhiyun 	DAVINCI_MDIO_CLKID			= DAVINCI_PLL0_SYSCLK4,
455*4882a593Smuzhiyun 	DAVINCI_MMC_CLKID			= DAVINCI_PLL0_SYSCLK2,
456*4882a593Smuzhiyun 	DAVINCI_SPI0_CLKID			= DAVINCI_PLL0_SYSCLK2,
457*4882a593Smuzhiyun 	DAVINCI_MMCSD_CLKID			= DAVINCI_PLL0_SYSCLK2,
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* special clock ID - output of PLL multiplier */
460*4882a593Smuzhiyun 	DAVINCI_PLLM_CLKID			= 0x0FF,
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* special clock ID - output of PLL post divisor */
463*4882a593Smuzhiyun 	DAVINCI_PLLC_CLKID			= 0x100,
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* special clock ID - PLL bypass */
466*4882a593Smuzhiyun 	DAVINCI_AUXCLK_CLKID			= 0x101,
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define DAVINCI_UART2_CLKID	(cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
470*4882a593Smuzhiyun 						: get_async3_src())
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun #define DAVINCI_SPI1_CLKID	(cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
473*4882a593Smuzhiyun 						: get_async3_src())
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun int clk_get(enum davinci_clk_ids id);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun /* Boot config */
478*4882a593Smuzhiyun struct davinci_syscfg_regs {
479*4882a593Smuzhiyun 	dv_reg	revid;
480*4882a593Smuzhiyun 	dv_reg	rsvd[7];
481*4882a593Smuzhiyun 	dv_reg	bootcfg;
482*4882a593Smuzhiyun 	dv_reg	chiprevidr;
483*4882a593Smuzhiyun 	dv_reg	rsvd2[4];
484*4882a593Smuzhiyun 	dv_reg	kick0;
485*4882a593Smuzhiyun 	dv_reg	kick1;
486*4882a593Smuzhiyun 	dv_reg	rsvd1[52];
487*4882a593Smuzhiyun 	dv_reg	mstpri[3];
488*4882a593Smuzhiyun 	dv_reg  rsvd3;
489*4882a593Smuzhiyun 	dv_reg	pinmux[20];
490*4882a593Smuzhiyun 	dv_reg	suspsrc;
491*4882a593Smuzhiyun 	dv_reg	chipsig;
492*4882a593Smuzhiyun 	dv_reg	chipsig_clr;
493*4882a593Smuzhiyun 	dv_reg	cfgchip0;
494*4882a593Smuzhiyun 	dv_reg	cfgchip1;
495*4882a593Smuzhiyun 	dv_reg	cfgchip2;
496*4882a593Smuzhiyun 	dv_reg	cfgchip3;
497*4882a593Smuzhiyun 	dv_reg	cfgchip4;
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun #define davinci_syscfg_regs \
501*4882a593Smuzhiyun 	((struct davinci_syscfg_regs *)DAVINCI_BOOTCFG_BASE)
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun enum {
504*4882a593Smuzhiyun 	DAVINCI_NAND8_BOOT	= 0b001110,
505*4882a593Smuzhiyun 	DAVINCI_NAND16_BOOT	= 0b010000,
506*4882a593Smuzhiyun 	DAVINCI_SD_OR_MMC_BOOT	= 0b011100,
507*4882a593Smuzhiyun 	DAVINCI_MMC_ONLY_BOOT	= 0b111100,
508*4882a593Smuzhiyun 	DAVINCI_SPI0_FLASH_BOOT	= 0b001010,
509*4882a593Smuzhiyun 	DAVINCI_SPI1_FLASH_BOOT	= 0b001100,
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #define pinmux(x)	(&davinci_syscfg_regs->pinmux[x])
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun /* Emulation suspend bits */
515*4882a593Smuzhiyun #define DAVINCI_SYSCFG_SUSPSRC_EMAC		(1 << 5)
516*4882a593Smuzhiyun #define DAVINCI_SYSCFG_SUSPSRC_I2C		(1 << 16)
517*4882a593Smuzhiyun #define DAVINCI_SYSCFG_SUSPSRC_SPI0		(1 << 21)
518*4882a593Smuzhiyun #define DAVINCI_SYSCFG_SUSPSRC_SPI1		(1 << 22)
519*4882a593Smuzhiyun #define DAVINCI_SYSCFG_SUSPSRC_UART0		(1 << 18)
520*4882a593Smuzhiyun #define DAVINCI_SYSCFG_SUSPSRC_UART1		(1 << 19)
521*4882a593Smuzhiyun #define DAVINCI_SYSCFG_SUSPSRC_UART2		(1 << 20)
522*4882a593Smuzhiyun #define DAVINCI_SYSCFG_SUSPSRC_TIMER0		(1 << 27)
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun struct davinci_syscfg1_regs {
525*4882a593Smuzhiyun 	dv_reg	vtpio_ctl;
526*4882a593Smuzhiyun 	dv_reg	ddr_slew;
527*4882a593Smuzhiyun 	dv_reg	deepsleep;
528*4882a593Smuzhiyun 	dv_reg	pupd_ena;
529*4882a593Smuzhiyun 	dv_reg	pupd_sel;
530*4882a593Smuzhiyun 	dv_reg	rxactive;
531*4882a593Smuzhiyun 	dv_reg	pwrdwn;
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun #define davinci_syscfg1_regs \
535*4882a593Smuzhiyun 	((struct davinci_syscfg1_regs *)DAVINCI_SYSCFG1_BASE)
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun #define DDR_SLEW_CMOSEN_BIT	4
538*4882a593Smuzhiyun #define DDR_SLEW_DDR_PDENA_BIT	5
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun #define VTP_POWERDWN		(1 << 6)
541*4882a593Smuzhiyun #define VTP_LOCK		(1 << 7)
542*4882a593Smuzhiyun #define VTP_CLKRZ		(1 << 13)
543*4882a593Smuzhiyun #define VTP_READY		(1 << 15)
544*4882a593Smuzhiyun #define VTP_IOPWRDWN		(1 << 14)
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #define DV_SYSCFG_KICK0_UNLOCK	0x83e70b13
547*4882a593Smuzhiyun #define DV_SYSCFG_KICK1_UNLOCK	0x95a4f1e0
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /* Interrupt controller */
550*4882a593Smuzhiyun struct davinci_aintc_regs {
551*4882a593Smuzhiyun 	dv_reg	revid;
552*4882a593Smuzhiyun 	dv_reg	cr;
553*4882a593Smuzhiyun 	dv_reg	dummy0[2];
554*4882a593Smuzhiyun 	dv_reg	ger;
555*4882a593Smuzhiyun 	dv_reg	dummy1[219];
556*4882a593Smuzhiyun 	dv_reg	ecr1;
557*4882a593Smuzhiyun 	dv_reg	ecr2;
558*4882a593Smuzhiyun 	dv_reg	ecr3;
559*4882a593Smuzhiyun 	dv_reg	dummy2[1117];
560*4882a593Smuzhiyun 	dv_reg	hier;
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun #define davinci_aintc_regs ((struct davinci_aintc_regs *)DAVINCI_INTC_BASE)
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun struct davinci_uart_ctrl_regs {
566*4882a593Smuzhiyun 	dv_reg	revid1;
567*4882a593Smuzhiyun 	dv_reg	revid2;
568*4882a593Smuzhiyun 	dv_reg	pwremu_mgmt;
569*4882a593Smuzhiyun 	dv_reg	mdr;
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #define DAVINCI_UART_CTRL_BASE 0x28
573*4882a593Smuzhiyun #define DAVINCI_UART0_CTRL_ADDR (DAVINCI_UART0_BASE + DAVINCI_UART_CTRL_BASE)
574*4882a593Smuzhiyun #define DAVINCI_UART1_CTRL_ADDR (DAVINCI_UART1_BASE + DAVINCI_UART_CTRL_BASE)
575*4882a593Smuzhiyun #define DAVINCI_UART2_CTRL_ADDR (DAVINCI_UART2_BASE + DAVINCI_UART_CTRL_BASE)
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define davinci_uart0_ctrl_regs \
578*4882a593Smuzhiyun 	((struct davinci_uart_ctrl_regs *)DAVINCI_UART0_CTRL_ADDR)
579*4882a593Smuzhiyun #define davinci_uart1_ctrl_regs \
580*4882a593Smuzhiyun 	((struct davinci_uart_ctrl_regs *)DAVINCI_UART1_CTRL_ADDR)
581*4882a593Smuzhiyun #define davinci_uart2_ctrl_regs \
582*4882a593Smuzhiyun 	((struct davinci_uart_ctrl_regs *)DAVINCI_UART2_CTRL_ADDR)
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun /* UART PWREMU_MGMT definitions */
585*4882a593Smuzhiyun #define DAVINCI_UART_PWREMU_MGMT_FREE	(1 << 0)
586*4882a593Smuzhiyun #define DAVINCI_UART_PWREMU_MGMT_URRST	(1 << 13)
587*4882a593Smuzhiyun #define DAVINCI_UART_PWREMU_MGMT_UTRST	(1 << 14)
588*4882a593Smuzhiyun 
cpu_is_da830(void)589*4882a593Smuzhiyun static inline int cpu_is_da830(void)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	unsigned int jtag_id	= REG(JTAG_ID_REG);
592*4882a593Smuzhiyun 	unsigned short part_no	= (jtag_id >> 12) & 0xffff;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return ((part_no == 0xb7df) ? 1 : 0);
595*4882a593Smuzhiyun }
cpu_is_da850(void)596*4882a593Smuzhiyun static inline int cpu_is_da850(void)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	unsigned int jtag_id    = REG(JTAG_ID_REG);
599*4882a593Smuzhiyun 	unsigned short part_no  = (jtag_id >> 12) & 0xffff;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return ((part_no == 0xb7d1) ? 1 : 0);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
get_async3_src(void)604*4882a593Smuzhiyun static inline enum davinci_clk_ids get_async3_src(void)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	return (REG(&davinci_syscfg_regs->cfgchip3) & 0x10) ?
607*4882a593Smuzhiyun 			DAVINCI_PLL1_SYSCLK2 : DAVINCI_PLL0_SYSCLK2;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun #endif /* CONFIG_SOC_DA8XX */
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun #if defined(CONFIG_SOC_DM365)
613*4882a593Smuzhiyun #include <asm/arch/aintc_defs.h>
614*4882a593Smuzhiyun #include <asm/arch/ddr2_defs.h>
615*4882a593Smuzhiyun #include <asm/arch/gpio.h>
616*4882a593Smuzhiyun #include <asm/arch/pll_defs.h>
617*4882a593Smuzhiyun #include <asm/arch/psc_defs.h>
618*4882a593Smuzhiyun #include <asm/arch/syscfg_defs.h>
619*4882a593Smuzhiyun #include <asm/arch/timer_defs.h>
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun #define TMPBUF			0x00017ff8
622*4882a593Smuzhiyun #define TMPSTATUS		0x00017ff0
623*4882a593Smuzhiyun #define DV_TMPBUF_VAL		0x591b3ed7
624*4882a593Smuzhiyun #define FLAG_PORRST		0x00000001
625*4882a593Smuzhiyun #define FLAG_WDTRST		0x00000002
626*4882a593Smuzhiyun #define FLAG_FLGON		0x00000004
627*4882a593Smuzhiyun #define FLAG_FLGOFF		0x00000010
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun #endif
630*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun #endif /* __ASM_ARCH_HARDWARE_H */
633