xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-davinci/dm365_lowlevel.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SoC-specific lowlevel code for tms320dm365 and similar chips
3*4882a593Smuzhiyun  * Actually used for booting from NAND with nand_spl.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2011
6*4882a593Smuzhiyun  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <nand.h>
12*4882a593Smuzhiyun #include <ns16550.h>
13*4882a593Smuzhiyun #include <post.h>
14*4882a593Smuzhiyun #include <asm/ti-common/davinci_nand.h>
15*4882a593Smuzhiyun #include <asm/arch/dm365_lowlevel.h>
16*4882a593Smuzhiyun #include <asm/arch/hardware.h>
17*4882a593Smuzhiyun 
dm365_waitloop(unsigned long loopcnt)18*4882a593Smuzhiyun void dm365_waitloop(unsigned long loopcnt)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	unsigned long	i;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	for (i = 0; i < loopcnt; i++)
23*4882a593Smuzhiyun 		asm("   NOP");
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun 
dm365_pll1_init(unsigned long pllmult,unsigned long prediv)26*4882a593Smuzhiyun int dm365_pll1_init(unsigned long pllmult, unsigned long prediv)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	unsigned int clksrc = 0x0;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	/* Power up the PLL */
31*4882a593Smuzhiyun 	clrbits_le32(&dv_pll0_regs->pllctl, PLLCTL_PLLPWRDN);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	clrbits_le32(&dv_pll0_regs->pllctl, PLLCTL_RES_9);
34*4882a593Smuzhiyun 	setbits_le32(&dv_pll0_regs->pllctl,
35*4882a593Smuzhiyun 		clksrc << PLLCTL_CLOCK_MODE_SHIFT);
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	/*
38*4882a593Smuzhiyun 	 * Set PLLENSRC '0', PLL Enable(PLLEN) selection is controlled
39*4882a593Smuzhiyun 	 * through MMR
40*4882a593Smuzhiyun 	 */
41*4882a593Smuzhiyun 	clrbits_le32(&dv_pll0_regs->pllctl, PLLCTL_PLLENSRC);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	/* Set PLLEN=0 => PLL BYPASS MODE */
44*4882a593Smuzhiyun 	clrbits_le32(&dv_pll0_regs->pllctl, PLLCTL_PLLEN);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	dm365_waitloop(150);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	 /* PLLRST=1(reset assert) */
49*4882a593Smuzhiyun 	setbits_le32(&dv_pll0_regs->pllctl, PLLCTL_PLLRST);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	dm365_waitloop(300);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	/*Bring PLL out of Reset*/
54*4882a593Smuzhiyun 	clrbits_le32(&dv_pll0_regs->pllctl, PLLCTL_PLLRST);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* Program the Multiper and Pre-Divider for PLL1 */
57*4882a593Smuzhiyun 	writel(pllmult, &dv_pll0_regs->pllm);
58*4882a593Smuzhiyun 	writel(prediv, &dv_pll0_regs->prediv);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* Assert TENABLE = 1, TENABLEDIV = 1, TINITZ = 1 */
61*4882a593Smuzhiyun 	writel(PLLSECCTL_STOPMODE | PLLSECCTL_TENABLEDIV | PLLSECCTL_TENABLE |
62*4882a593Smuzhiyun 		PLLSECCTL_TINITZ, &dv_pll0_regs->secctl);
63*4882a593Smuzhiyun 	/* Assert TENABLE = 1, TENABLEDIV = 1, TINITZ = 0 */
64*4882a593Smuzhiyun 	writel(PLLSECCTL_STOPMODE | PLLSECCTL_TENABLEDIV | PLLSECCTL_TENABLE,
65*4882a593Smuzhiyun 		&dv_pll0_regs->secctl);
66*4882a593Smuzhiyun 	/* Assert TENABLE = 0, TENABLEDIV = 0, TINITZ = 0 */
67*4882a593Smuzhiyun 	writel(PLLSECCTL_STOPMODE, &dv_pll0_regs->secctl);
68*4882a593Smuzhiyun 	/* Assert TENABLE = 0, TENABLEDIV = 0, TINITZ = 1 */
69*4882a593Smuzhiyun 	writel(PLLSECCTL_STOPMODE | PLLSECCTL_TINITZ, &dv_pll0_regs->secctl);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Program the PostDiv for PLL1 */
72*4882a593Smuzhiyun 	writel(PLL_POSTDEN, &dv_pll0_regs->postdiv);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* Post divider setting for PLL1 */
75*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL1_PLLDIV1, &dv_pll0_regs->plldiv1);
76*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL1_PLLDIV2, &dv_pll0_regs->plldiv2);
77*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL1_PLLDIV3, &dv_pll0_regs->plldiv3);
78*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL1_PLLDIV4, &dv_pll0_regs->plldiv4);
79*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL1_PLLDIV5, &dv_pll0_regs->plldiv5);
80*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL1_PLLDIV6, &dv_pll0_regs->plldiv6);
81*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL1_PLLDIV7, &dv_pll0_regs->plldiv7);
82*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL1_PLLDIV8, &dv_pll0_regs->plldiv8);
83*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL1_PLLDIV9, &dv_pll0_regs->plldiv9);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	dm365_waitloop(300);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* Set the GOSET bit */
88*4882a593Smuzhiyun 	writel(PLLCMD_GOSET, &dv_pll0_regs->pllcmd); /* Go */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	dm365_waitloop(300);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* Wait for PLL to LOCK */
93*4882a593Smuzhiyun 	while (!((readl(&dv_sys_module_regs->pll0_config) & PLL0_LOCK)
94*4882a593Smuzhiyun 		== PLL0_LOCK))
95*4882a593Smuzhiyun 		;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* Enable the PLL Bit of PLLCTL*/
98*4882a593Smuzhiyun 	setbits_le32(&dv_pll0_regs->pllctl, PLLCTL_PLLEN);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
dm365_pll2_init(unsigned long pllm,unsigned long prediv)103*4882a593Smuzhiyun int dm365_pll2_init(unsigned long pllm, unsigned long prediv)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	unsigned int clksrc = 0x0;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Power up the PLL*/
108*4882a593Smuzhiyun 	clrbits_le32(&dv_pll1_regs->pllctl, PLLCTL_PLLPWRDN);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/*
111*4882a593Smuzhiyun 	 * Select the Clock Mode as Onchip Oscilator or External Clock on
112*4882a593Smuzhiyun 	 * MXI pin
113*4882a593Smuzhiyun 	 * VDB has input on MXI pin
114*4882a593Smuzhiyun 	 */
115*4882a593Smuzhiyun 	clrbits_le32(&dv_pll1_regs->pllctl, PLLCTL_RES_9);
116*4882a593Smuzhiyun 	setbits_le32(&dv_pll1_regs->pllctl,
117*4882a593Smuzhiyun 		clksrc << PLLCTL_CLOCK_MODE_SHIFT);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/*
120*4882a593Smuzhiyun 	 * Set PLLENSRC '0', PLL Enable(PLLEN) selection is controlled
121*4882a593Smuzhiyun 	 * through MMR
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	clrbits_le32(&dv_pll1_regs->pllctl, PLLCTL_PLLENSRC);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* Set PLLEN=0 => PLL BYPASS MODE */
126*4882a593Smuzhiyun 	clrbits_le32(&dv_pll1_regs->pllctl, PLLCTL_PLLEN);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	dm365_waitloop(50);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	 /* PLLRST=1(reset assert) */
131*4882a593Smuzhiyun 	setbits_le32(&dv_pll1_regs->pllctl, PLLCTL_PLLRST);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	dm365_waitloop(300);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* Bring PLL out of Reset */
136*4882a593Smuzhiyun 	clrbits_le32(&dv_pll1_regs->pllctl, PLLCTL_PLLRST);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Program the Multiper and Pre-Divider for PLL2 */
139*4882a593Smuzhiyun 	writel(pllm, &dv_pll1_regs->pllm);
140*4882a593Smuzhiyun 	writel(prediv, &dv_pll1_regs->prediv);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	writel(PLL_POSTDEN, &dv_pll1_regs->postdiv);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* Assert TENABLE = 1, TENABLEDIV = 1, TINITZ = 1 */
145*4882a593Smuzhiyun 	writel(PLLSECCTL_STOPMODE | PLLSECCTL_TENABLEDIV | PLLSECCTL_TENABLE |
146*4882a593Smuzhiyun 		PLLSECCTL_TINITZ, &dv_pll1_regs->secctl);
147*4882a593Smuzhiyun 	/* Assert TENABLE = 1, TENABLEDIV = 1, TINITZ = 0 */
148*4882a593Smuzhiyun 	writel(PLLSECCTL_STOPMODE | PLLSECCTL_TENABLEDIV | PLLSECCTL_TENABLE,
149*4882a593Smuzhiyun 		&dv_pll1_regs->secctl);
150*4882a593Smuzhiyun 	/* Assert TENABLE = 0, TENABLEDIV = 0, TINITZ = 0 */
151*4882a593Smuzhiyun 	writel(PLLSECCTL_STOPMODE, &dv_pll1_regs->secctl);
152*4882a593Smuzhiyun 	/* Assert TENABLE = 0, TENABLEDIV = 0, TINITZ = 1 */
153*4882a593Smuzhiyun 	writel(PLLSECCTL_STOPMODE | PLLSECCTL_TINITZ, &dv_pll1_regs->secctl);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Post divider setting for PLL2 */
156*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL2_PLLDIV1, &dv_pll1_regs->plldiv1);
157*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL2_PLLDIV2, &dv_pll1_regs->plldiv2);
158*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL2_PLLDIV3, &dv_pll1_regs->plldiv3);
159*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL2_PLLDIV4, &dv_pll1_regs->plldiv4);
160*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PLL2_PLLDIV5, &dv_pll1_regs->plldiv5);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* GoCmd for PostDivider to take effect */
163*4882a593Smuzhiyun 	writel(PLLCMD_GOSET, &dv_pll1_regs->pllcmd);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	dm365_waitloop(150);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* Wait for PLL to LOCK */
168*4882a593Smuzhiyun 	while (!((readl(&dv_sys_module_regs->pll1_config) & PLL1_LOCK)
169*4882a593Smuzhiyun 		== PLL1_LOCK))
170*4882a593Smuzhiyun 		;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	dm365_waitloop(4100);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* Enable the PLL2 */
175*4882a593Smuzhiyun 	setbits_le32(&dv_pll1_regs->pllctl, PLLCTL_PLLEN);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* do this after PLL's have been set up */
178*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_PERI_CLK_CTRL,
179*4882a593Smuzhiyun 		&dv_sys_module_regs->peri_clkctl);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
dm365_ddr_setup(void)184*4882a593Smuzhiyun int dm365_ddr_setup(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	lpsc_on(DAVINCI_LPSC_DDR_EMIF);
187*4882a593Smuzhiyun 	clrbits_le32(&dv_sys_module_regs->vtpiocr,
188*4882a593Smuzhiyun 		VPTIO_IOPWRDN | VPTIO_CLRZ | VPTIO_LOCK | VPTIO_PWRDN);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Set bit CLRZ (bit 13) */
191*4882a593Smuzhiyun 	setbits_le32(&dv_sys_module_regs->vtpiocr, VPTIO_CLRZ);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Check VTP READY Status */
194*4882a593Smuzhiyun 	while (!(readl(&dv_sys_module_regs->vtpiocr) & VPTIO_RDY))
195*4882a593Smuzhiyun 		;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Set bit VTP_IOPWRDWN bit 14 for DDR input buffers) */
198*4882a593Smuzhiyun 	setbits_le32(&dv_sys_module_regs->vtpiocr, VPTIO_IOPWRDN);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Set bit LOCK(bit7) */
201*4882a593Smuzhiyun 	setbits_le32(&dv_sys_module_regs->vtpiocr, VPTIO_LOCK);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/*
204*4882a593Smuzhiyun 	 * Powerdown VTP as it is locked (bit 6)
205*4882a593Smuzhiyun 	 * Set bit VTP_IOPWRDWN bit 14 for DDR input buffers)
206*4882a593Smuzhiyun 	 */
207*4882a593Smuzhiyun 	setbits_le32(&dv_sys_module_regs->vtpiocr,
208*4882a593Smuzhiyun 		VPTIO_IOPWRDN | VPTIO_PWRDN);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Wait for calibration to complete */
211*4882a593Smuzhiyun 	dm365_waitloop(150);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Set the DDR2 to synreset, then enable it again */
214*4882a593Smuzhiyun 	lpsc_syncreset(DAVINCI_LPSC_DDR_EMIF);
215*4882a593Smuzhiyun 	lpsc_on(DAVINCI_LPSC_DDR_EMIF);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_DDR2_DDRPHYCR, &dv_ddr2_regs_ctrl->ddrphycr);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* Program SDRAM Bank Config Register */
220*4882a593Smuzhiyun 	writel((CONFIG_SYS_DM36x_DDR2_SDBCR | DV_DDR_BOOTUNLOCK),
221*4882a593Smuzhiyun 		&dv_ddr2_regs_ctrl->sdbcr);
222*4882a593Smuzhiyun 	writel((CONFIG_SYS_DM36x_DDR2_SDBCR | DV_DDR_TIMUNLOCK),
223*4882a593Smuzhiyun 		&dv_ddr2_regs_ctrl->sdbcr);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* Program SDRAM Timing Control Register1 */
226*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_DDR2_SDTIMR, &dv_ddr2_regs_ctrl->sdtimr);
227*4882a593Smuzhiyun 	/* Program SDRAM Timing Control Register2 */
228*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_DDR2_SDTIMR2, &dv_ddr2_regs_ctrl->sdtimr2);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_DDR2_PBBPR, &dv_ddr2_regs_ctrl->pbbpr);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_DDR2_SDBCR, &dv_ddr2_regs_ctrl->sdbcr);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Program SDRAM Refresh Control Register */
235*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_DDR2_SDRCR, &dv_ddr2_regs_ctrl->sdrcr);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	lpsc_syncreset(DAVINCI_LPSC_DDR_EMIF);
238*4882a593Smuzhiyun 	lpsc_on(DAVINCI_LPSC_DDR_EMIF);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
dm365_vpss_sync_reset(void)243*4882a593Smuzhiyun static void dm365_vpss_sync_reset(void)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	unsigned int PdNum = 0;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* VPSS_CLKMD 1:1 */
248*4882a593Smuzhiyun 	setbits_le32(&dv_sys_module_regs->vpss_clkctl,
249*4882a593Smuzhiyun 		VPSS_CLK_CTL_VPSS_CLKMD);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* LPSC SyncReset DDR Clock Enable */
252*4882a593Smuzhiyun 	writel(((readl(&dv_psc_regs->mdctl[DAVINCI_LPSC_VPSSMASTER]) &
253*4882a593Smuzhiyun 		~PSC_MD_STATE_MSK) | PSC_SYNCRESET),
254*4882a593Smuzhiyun 		&dv_psc_regs->mdctl[DAVINCI_LPSC_VPSSMASTER]);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	writel((1 << PdNum), &dv_psc_regs->ptcmd);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	while (!(((readl(&dv_psc_regs->ptstat) >> PdNum) & PSC_GOSTAT) == 0))
259*4882a593Smuzhiyun 		;
260*4882a593Smuzhiyun 	while (!((readl(&dv_psc_regs->mdstat[DAVINCI_LPSC_VPSSMASTER]) &
261*4882a593Smuzhiyun 		PSC_MD_STATE_MSK) == PSC_SYNCRESET))
262*4882a593Smuzhiyun 		;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
dm365_por_reset(void)265*4882a593Smuzhiyun static void dm365_por_reset(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	struct davinci_timer *wdog =
268*4882a593Smuzhiyun 		(struct davinci_timer *)DAVINCI_WDOG_BASE;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (readl(&dv_pll0_regs->rstype) &
271*4882a593Smuzhiyun 		(PLL_RSTYPE_POR | PLL_RSTYPE_XWRST)) {
272*4882a593Smuzhiyun 		dm365_vpss_sync_reset();
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		writel(DV_TMPBUF_VAL, TMPBUF);
275*4882a593Smuzhiyun 		setbits_le32(TMPSTATUS, FLAG_PORRST);
276*4882a593Smuzhiyun 		writel(DV_WDT_ENABLE_SYS_RESET, &wdog->na1);
277*4882a593Smuzhiyun 		writel(DV_WDT_TRIGGER_SYS_RESET, &wdog->na2);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		while (1);
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
dm365_wdt_reset(void)283*4882a593Smuzhiyun static void dm365_wdt_reset(void)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct davinci_timer *wdog =
286*4882a593Smuzhiyun 		(struct davinci_timer *)DAVINCI_WDOG_BASE;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (readl(TMPBUF) != DV_TMPBUF_VAL) {
289*4882a593Smuzhiyun 		writel(DV_TMPBUF_VAL, TMPBUF);
290*4882a593Smuzhiyun 		setbits_le32(TMPSTATUS, FLAG_PORRST);
291*4882a593Smuzhiyun 		setbits_le32(TMPSTATUS, FLAG_FLGOFF);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		dm365_waitloop(100);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		dm365_vpss_sync_reset();
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		writel(DV_WDT_ENABLE_SYS_RESET, &wdog->na1);
298*4882a593Smuzhiyun 		writel(DV_WDT_TRIGGER_SYS_RESET, &wdog->na2);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 		while (1);
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
dm365_wdt_flag_on(void)304*4882a593Smuzhiyun static void dm365_wdt_flag_on(void)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	/* VPSS_CLKMD 1:2 */
307*4882a593Smuzhiyun 	clrbits_le32(&dv_sys_module_regs->vpss_clkctl,
308*4882a593Smuzhiyun 		VPSS_CLK_CTL_VPSS_CLKMD);
309*4882a593Smuzhiyun 	writel(0, TMPBUF);
310*4882a593Smuzhiyun 	setbits_le32(TMPSTATUS, FLAG_FLGON);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
dm365_psc_init(void)313*4882a593Smuzhiyun void dm365_psc_init(void)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	unsigned char i = 0;
316*4882a593Smuzhiyun 	unsigned char lpsc_start;
317*4882a593Smuzhiyun 	unsigned char lpsc_end, lpscgroup, lpscmin, lpscmax;
318*4882a593Smuzhiyun 	unsigned int  PdNum = 0;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	lpscmin = 0;
321*4882a593Smuzhiyun 	lpscmax = 2;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	for (lpscgroup = lpscmin; lpscgroup <= lpscmax; lpscgroup++) {
324*4882a593Smuzhiyun 		if (lpscgroup == 0) {
325*4882a593Smuzhiyun 			/* Enabling LPSC 3 to 28 SCR first */
326*4882a593Smuzhiyun 			lpsc_start = DAVINCI_LPSC_VPSSMSTR;
327*4882a593Smuzhiyun 			lpsc_end   = DAVINCI_LPSC_TIMER1;
328*4882a593Smuzhiyun 		} else if (lpscgroup == 1) { /* Skip locked LPSCs [29-37] */
329*4882a593Smuzhiyun 			lpsc_start = DAVINCI_LPSC_CFG5;
330*4882a593Smuzhiyun 			lpsc_end   = DAVINCI_LPSC_VPSSMASTER;
331*4882a593Smuzhiyun 		} else {
332*4882a593Smuzhiyun 			lpsc_start = DAVINCI_LPSC_MJCP;
333*4882a593Smuzhiyun 			lpsc_end   = DAVINCI_LPSC_HDVICP;
334*4882a593Smuzhiyun 		}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 		/* NEXT=0x3, Enable LPSC's */
337*4882a593Smuzhiyun 		for (i = lpsc_start; i <= lpsc_end; i++)
338*4882a593Smuzhiyun 			setbits_le32(&dv_psc_regs->mdctl[i], PSC_ENABLE);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		/*
341*4882a593Smuzhiyun 		 * Program goctl to start transition sequence for LPSCs
342*4882a593Smuzhiyun 		 * CSL_PSC_0_REGS->PTCMD = (1<<PdNum); Kick off Power
343*4882a593Smuzhiyun 		 * Domain 0 Modules
344*4882a593Smuzhiyun 		 */
345*4882a593Smuzhiyun 		writel((1 << PdNum), &dv_psc_regs->ptcmd);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		/*
348*4882a593Smuzhiyun 		 * Wait for GOSTAT = NO TRANSITION from PSC for Powerdomain 0
349*4882a593Smuzhiyun 		 */
350*4882a593Smuzhiyun 		while (!(((readl(&dv_psc_regs->ptstat) >> PdNum) & PSC_GOSTAT)
351*4882a593Smuzhiyun 			== 0))
352*4882a593Smuzhiyun 			;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 		/* Wait for MODSTAT = ENABLE from LPSC's */
355*4882a593Smuzhiyun 		for (i = lpsc_start; i <= lpsc_end; i++)
356*4882a593Smuzhiyun 			while (!((readl(&dv_psc_regs->mdstat[i]) &
357*4882a593Smuzhiyun 				PSC_MD_STATE_MSK) == PSC_ENABLE))
358*4882a593Smuzhiyun 				;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
dm365_emif_init(void)362*4882a593Smuzhiyun static void dm365_emif_init(void)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_AWCCR, &davinci_emif_regs->awccr);
365*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_AB1CR, &davinci_emif_regs->ab1cr);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	setbits_le32(&davinci_emif_regs->nandfcr, DAVINCI_NANDFCR_CS2NAND);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	writel(CONFIG_SYS_DM36x_AB2CR, &davinci_emif_regs->ab2cr);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
dm365_pinmux_ctl(unsigned long offset,unsigned long mask,unsigned long value)374*4882a593Smuzhiyun void dm365_pinmux_ctl(unsigned long offset, unsigned long mask,
375*4882a593Smuzhiyun 	unsigned long value)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	clrbits_le32(&dv_sys_module_regs->pinmux[offset], mask);
378*4882a593Smuzhiyun 	setbits_le32(&dv_sys_module_regs->pinmux[offset], (mask & value));
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun __attribute__((weak))
board_gpio_init(void)382*4882a593Smuzhiyun void board_gpio_init(void)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	return;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #if defined(CONFIG_POST)
post_log(char * format,...)388*4882a593Smuzhiyun int post_log(char *format, ...)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun 
dm36x_lowlevel_init(ulong bootflag)394*4882a593Smuzhiyun void dm36x_lowlevel_init(ulong bootflag)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct davinci_uart_ctrl_regs *davinci_uart_ctrl_regs =
397*4882a593Smuzhiyun 		(struct davinci_uart_ctrl_regs *)(CONFIG_SYS_NS16550_COM1 +
398*4882a593Smuzhiyun 		DAVINCI_UART_CTRL_BASE);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* Mask all interrupts */
401*4882a593Smuzhiyun 	writel(DV_AINTC_INTCTL_IDMODE, &dv_aintc_regs->intctl);
402*4882a593Smuzhiyun 	writel(0x0, &dv_aintc_regs->eabase);
403*4882a593Smuzhiyun 	writel(0x0, &dv_aintc_regs->eint0);
404*4882a593Smuzhiyun 	writel(0x0, &dv_aintc_regs->eint1);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* Clear all interrupts */
407*4882a593Smuzhiyun 	writel(0xffffffff, &dv_aintc_regs->fiq0);
408*4882a593Smuzhiyun 	writel(0xffffffff, &dv_aintc_regs->fiq1);
409*4882a593Smuzhiyun 	writel(0xffffffff, &dv_aintc_regs->irq0);
410*4882a593Smuzhiyun 	writel(0xffffffff, &dv_aintc_regs->irq1);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	dm365_por_reset();
413*4882a593Smuzhiyun 	dm365_wdt_reset();
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* System PSC setup - enable all */
416*4882a593Smuzhiyun 	dm365_psc_init();
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* Setup Pinmux */
419*4882a593Smuzhiyun 	dm365_pinmux_ctl(0, 0xFFFFFFFF, CONFIG_SYS_DM36x_PINMUX0);
420*4882a593Smuzhiyun 	dm365_pinmux_ctl(1, 0xFFFFFFFF, CONFIG_SYS_DM36x_PINMUX1);
421*4882a593Smuzhiyun 	dm365_pinmux_ctl(2, 0xFFFFFFFF, CONFIG_SYS_DM36x_PINMUX2);
422*4882a593Smuzhiyun 	dm365_pinmux_ctl(3, 0xFFFFFFFF, CONFIG_SYS_DM36x_PINMUX3);
423*4882a593Smuzhiyun 	dm365_pinmux_ctl(4, 0xFFFFFFFF, CONFIG_SYS_DM36x_PINMUX4);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/* PLL setup */
426*4882a593Smuzhiyun 	dm365_pll1_init(CONFIG_SYS_DM36x_PLL1_PLLM,
427*4882a593Smuzhiyun 		CONFIG_SYS_DM36x_PLL1_PREDIV);
428*4882a593Smuzhiyun 	dm365_pll2_init(CONFIG_SYS_DM36x_PLL2_PLLM,
429*4882a593Smuzhiyun 		CONFIG_SYS_DM36x_PLL2_PREDIV);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* GPIO setup */
432*4882a593Smuzhiyun 	board_gpio_init();
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	NS16550_init((NS16550_t)(CONFIG_SYS_NS16550_COM1),
435*4882a593Smuzhiyun 			CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/*
438*4882a593Smuzhiyun 	 * Fix Power and Emulation Management Register
439*4882a593Smuzhiyun 	 * see sprufh2.pdf page 38 Table 22
440*4882a593Smuzhiyun 	 */
441*4882a593Smuzhiyun 	writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
442*4882a593Smuzhiyun 		DAVINCI_UART_PWREMU_MGMT_UTRST),
443*4882a593Smuzhiyun 	       &davinci_uart_ctrl_regs->pwremu_mgmt);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	puts("ddr init\n");
446*4882a593Smuzhiyun 	dm365_ddr_setup();
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	puts("emif init\n");
449*4882a593Smuzhiyun 	dm365_emif_init();
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	dm365_wdt_flag_on();
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #if defined(CONFIG_POST)
454*4882a593Smuzhiyun 	/*
455*4882a593Smuzhiyun 	 * Do memory tests, calls arch_memory_failure_handle()
456*4882a593Smuzhiyun 	 * if error detected.
457*4882a593Smuzhiyun 	 */
458*4882a593Smuzhiyun 	memory_post_test(0);
459*4882a593Smuzhiyun #endif
460*4882a593Smuzhiyun }
461