xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-davinci/da850_lowlevel.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SoC-specific lowlevel code for DA850
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2011
5*4882a593Smuzhiyun  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <nand.h>
11*4882a593Smuzhiyun #include <ns16550.h>
12*4882a593Smuzhiyun #include <post.h>
13*4882a593Smuzhiyun #include <asm/arch/da850_lowlevel.h>
14*4882a593Smuzhiyun #include <asm/arch/hardware.h>
15*4882a593Smuzhiyun #include <asm/arch/davinci_misc.h>
16*4882a593Smuzhiyun #include <asm/arch/ddr2_defs.h>
17*4882a593Smuzhiyun #include <asm/ti-common/davinci_nand.h>
18*4882a593Smuzhiyun #include <asm/arch/pll_defs.h>
19*4882a593Smuzhiyun 
davinci_enable_uart0(void)20*4882a593Smuzhiyun void davinci_enable_uart0(void)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	lpsc_on(DAVINCI_LPSC_UART0);
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	/* Bringup UART0 out of reset */
25*4882a593Smuzhiyun 	REG(UART0_PWREMU_MGMT) = 0x00006001;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #if defined(CONFIG_SYS_DA850_PLL_INIT)
da850_waitloop(unsigned long loopcnt)29*4882a593Smuzhiyun static void da850_waitloop(unsigned long loopcnt)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	unsigned long	i;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	for (i = 0; i < loopcnt; i++)
34*4882a593Smuzhiyun 		asm("   NOP");
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
da850_pll_init(struct davinci_pllc_regs * reg,unsigned long pllmult)37*4882a593Smuzhiyun static int da850_pll_init(struct davinci_pllc_regs *reg, unsigned long pllmult)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	if (reg == davinci_pllc0_regs)
40*4882a593Smuzhiyun 		/* Unlock PLL registers. */
41*4882a593Smuzhiyun 		clrbits_le32(&davinci_syscfg_regs->cfgchip0, PLL_MASTER_LOCK);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	/*
44*4882a593Smuzhiyun 	 * Set PLLENSRC '0',bit 5, PLL Enable(PLLEN) selection is controlled
45*4882a593Smuzhiyun 	 * through MMR
46*4882a593Smuzhiyun 	 */
47*4882a593Smuzhiyun 	clrbits_le32(&reg->pllctl, PLLCTL_PLLENSRC);
48*4882a593Smuzhiyun 	/* PLLCTL.EXTCLKSRC bit 9 should be left at 0 for Freon */
49*4882a593Smuzhiyun 	clrbits_le32(&reg->pllctl, PLLCTL_EXTCLKSRC);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* Set PLLEN=0 => PLL BYPASS MODE */
52*4882a593Smuzhiyun 	clrbits_le32(&reg->pllctl, PLLCTL_PLLEN);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	da850_waitloop(150);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	if (reg == davinci_pllc0_regs) {
57*4882a593Smuzhiyun 		/*
58*4882a593Smuzhiyun 		 * Select the Clock Mode bit 8 as External Clock or On Chip
59*4882a593Smuzhiyun 		 * Oscilator
60*4882a593Smuzhiyun 		 */
61*4882a593Smuzhiyun 		dv_maskbits(&reg->pllctl, ~PLLCTL_RES_9);
62*4882a593Smuzhiyun 		setbits_le32(&reg->pllctl,
63*4882a593Smuzhiyun 			(CONFIG_SYS_DV_CLKMODE << PLLCTL_CLOCK_MODE_SHIFT));
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/* Clear PLLRST bit to reset the PLL */
67*4882a593Smuzhiyun 	clrbits_le32(&reg->pllctl, PLLCTL_PLLRST);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* Disable the PLL output */
70*4882a593Smuzhiyun 	setbits_le32(&reg->pllctl, PLLCTL_PLLDIS);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* PLL initialization sequence */
73*4882a593Smuzhiyun 	/*
74*4882a593Smuzhiyun 	 * Power up the PLL- PWRDN bit set to 0 to bring the PLL out of
75*4882a593Smuzhiyun 	 * power down bit
76*4882a593Smuzhiyun 	 */
77*4882a593Smuzhiyun 	clrbits_le32(&reg->pllctl, PLLCTL_PLLPWRDN);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* Enable the PLL from Disable Mode PLLDIS bit to 0 */
80*4882a593Smuzhiyun 	clrbits_le32(&reg->pllctl, PLLCTL_PLLDIS);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #if defined(CONFIG_SYS_DA850_PLL0_PREDIV)
83*4882a593Smuzhiyun 	/* program the prediv */
84*4882a593Smuzhiyun 	if (reg == davinci_pllc0_regs && CONFIG_SYS_DA850_PLL0_PREDIV)
85*4882a593Smuzhiyun 		writel((PLL_DIVEN | CONFIG_SYS_DA850_PLL0_PREDIV),
86*4882a593Smuzhiyun 			&reg->prediv);
87*4882a593Smuzhiyun #endif
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Program the required multiplier value in PLLM */
90*4882a593Smuzhiyun 	writel(pllmult, &reg->pllm);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* program the postdiv */
93*4882a593Smuzhiyun 	if (reg == davinci_pllc0_regs)
94*4882a593Smuzhiyun 		writel((PLL_POSTDEN | CONFIG_SYS_DA850_PLL0_POSTDIV),
95*4882a593Smuzhiyun 			&reg->postdiv);
96*4882a593Smuzhiyun 	else
97*4882a593Smuzhiyun 		writel((PLL_POSTDEN | CONFIG_SYS_DA850_PLL1_POSTDIV),
98*4882a593Smuzhiyun 			&reg->postdiv);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/*
101*4882a593Smuzhiyun 	 * Check for the GOSTAT bit in PLLSTAT to clear to 0 to indicate that
102*4882a593Smuzhiyun 	 * no GO operation is currently in progress
103*4882a593Smuzhiyun 	 */
104*4882a593Smuzhiyun 	while ((readl(&reg->pllstat) & PLLCMD_GOSTAT) == PLLCMD_GOSTAT)
105*4882a593Smuzhiyun 		;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (reg == davinci_pllc0_regs) {
108*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL0_PLLDIV1, &reg->plldiv1);
109*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL0_PLLDIV2, &reg->plldiv2);
110*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL0_PLLDIV3, &reg->plldiv3);
111*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL0_PLLDIV4, &reg->plldiv4);
112*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL0_PLLDIV5, &reg->plldiv5);
113*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL0_PLLDIV6, &reg->plldiv6);
114*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL0_PLLDIV7, &reg->plldiv7);
115*4882a593Smuzhiyun 	} else {
116*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL1_PLLDIV1, &reg->plldiv1);
117*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL1_PLLDIV2, &reg->plldiv2);
118*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_PLL1_PLLDIV3, &reg->plldiv3);
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/*
122*4882a593Smuzhiyun 	 * Set the GOSET bit in PLLCMD to 1 to initiate a new divider
123*4882a593Smuzhiyun 	 * transition.
124*4882a593Smuzhiyun 	 */
125*4882a593Smuzhiyun 	setbits_le32(&reg->pllcmd, PLLCMD_GOSTAT);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/*
128*4882a593Smuzhiyun 	 * Wait for the GOSTAT bit in PLLSTAT to clear to 0
129*4882a593Smuzhiyun 	 * (completion of phase alignment).
130*4882a593Smuzhiyun 	 */
131*4882a593Smuzhiyun 	while ((readl(&reg->pllstat) & PLLCMD_GOSTAT) == PLLCMD_GOSTAT)
132*4882a593Smuzhiyun 		;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Wait for PLL to reset properly. See PLL spec for PLL reset time */
135*4882a593Smuzhiyun 	da850_waitloop(200);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Set the PLLRST bit in PLLCTL to 1 to bring the PLL out of reset */
138*4882a593Smuzhiyun 	setbits_le32(&reg->pllctl, PLLCTL_PLLRST);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* Wait for PLL to lock. See PLL spec for PLL lock time */
141*4882a593Smuzhiyun 	da850_waitloop(2400);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/*
144*4882a593Smuzhiyun 	 * Set the PLLEN bit in PLLCTL to 1 to remove the PLL from bypass
145*4882a593Smuzhiyun 	 * mode
146*4882a593Smuzhiyun 	 */
147*4882a593Smuzhiyun 	setbits_le32(&reg->pllctl, PLLCTL_PLLEN);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/*
151*4882a593Smuzhiyun 	 * clear EMIFA and EMIFB clock source settings, let them
152*4882a593Smuzhiyun 	 * run off SYSCLK
153*4882a593Smuzhiyun 	 */
154*4882a593Smuzhiyun 	if (reg == davinci_pllc0_regs)
155*4882a593Smuzhiyun 		dv_maskbits(&davinci_syscfg_regs->cfgchip3,
156*4882a593Smuzhiyun 			~(PLL_SCSCFG3_DIV45PENA | PLL_SCSCFG3_EMA_CLKSRC));
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun #endif /* CONFIG_SYS_DA850_PLL_INIT */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #if defined(CONFIG_SYS_DA850_DDR_INIT)
da850_ddr_setup(void)163*4882a593Smuzhiyun static int da850_ddr_setup(void)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	unsigned long	tmp;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* Enable the Clock to DDR2/mDDR */
168*4882a593Smuzhiyun 	lpsc_on(DAVINCI_LPSC_DDR_EMIF);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	tmp = readl(&davinci_syscfg1_regs->vtpio_ctl);
171*4882a593Smuzhiyun 	if ((tmp & VTP_POWERDWN) == VTP_POWERDWN) {
172*4882a593Smuzhiyun 		/* Begin VTP Calibration */
173*4882a593Smuzhiyun 		clrbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_POWERDWN);
174*4882a593Smuzhiyun 		clrbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_LOCK);
175*4882a593Smuzhiyun 		setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_CLKRZ);
176*4882a593Smuzhiyun 		clrbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_CLKRZ);
177*4882a593Smuzhiyun 		setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_CLKRZ);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		/* Polling READY bit to see when VTP calibration is done */
180*4882a593Smuzhiyun 		tmp = readl(&davinci_syscfg1_regs->vtpio_ctl);
181*4882a593Smuzhiyun 		while ((tmp & VTP_READY) != VTP_READY)
182*4882a593Smuzhiyun 			tmp = readl(&davinci_syscfg1_regs->vtpio_ctl);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_LOCK);
185*4882a593Smuzhiyun 		setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_POWERDWN);
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 	setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_IOPWRDWN);
188*4882a593Smuzhiyun 	writel(CONFIG_SYS_DA850_DDR2_DDRPHYCR, &dv_ddr2_regs_ctrl->ddrphycr);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (CONFIG_SYS_DA850_DDR2_SDBCR & (1 << DV_DDR_SDCR_DDR2EN_SHIFT)) {
191*4882a593Smuzhiyun 		/* DDR2 */
192*4882a593Smuzhiyun 		clrbits_le32(&davinci_syscfg1_regs->ddr_slew,
193*4882a593Smuzhiyun 			(1 << DDR_SLEW_DDR_PDENA_BIT) |
194*4882a593Smuzhiyun 			(1 << DDR_SLEW_CMOSEN_BIT));
195*4882a593Smuzhiyun 	} else {
196*4882a593Smuzhiyun 		/* MOBILE DDR */
197*4882a593Smuzhiyun 		setbits_le32(&davinci_syscfg1_regs->ddr_slew,
198*4882a593Smuzhiyun 			(1 << DDR_SLEW_DDR_PDENA_BIT) |
199*4882a593Smuzhiyun 			(1 << DDR_SLEW_CMOSEN_BIT));
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/*
203*4882a593Smuzhiyun 	 * SDRAM Configuration Register (SDCR):
204*4882a593Smuzhiyun 	 * First set the BOOTUNLOCK bit to make configuration bits
205*4882a593Smuzhiyun 	 * writeable.
206*4882a593Smuzhiyun 	 */
207*4882a593Smuzhiyun 	setbits_le32(&dv_ddr2_regs_ctrl->sdbcr, DV_DDR_BOOTUNLOCK);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/*
210*4882a593Smuzhiyun 	 * Write the new value of these bits and clear BOOTUNLOCK.
211*4882a593Smuzhiyun 	 * At the same time, set the TIMUNLOCK bit to allow changing
212*4882a593Smuzhiyun 	 * the timing registers
213*4882a593Smuzhiyun 	 */
214*4882a593Smuzhiyun 	tmp = CONFIG_SYS_DA850_DDR2_SDBCR;
215*4882a593Smuzhiyun 	tmp &= ~DV_DDR_BOOTUNLOCK;
216*4882a593Smuzhiyun 	tmp |= DV_DDR_TIMUNLOCK;
217*4882a593Smuzhiyun 	writel(tmp, &dv_ddr2_regs_ctrl->sdbcr);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* write memory configuration and timing */
220*4882a593Smuzhiyun 	if (!(CONFIG_SYS_DA850_DDR2_SDBCR & (1 << DV_DDR_SDCR_DDR2EN_SHIFT))) {
221*4882a593Smuzhiyun 		/* MOBILE DDR only*/
222*4882a593Smuzhiyun 		writel(CONFIG_SYS_DA850_DDR2_SDBCR2,
223*4882a593Smuzhiyun 			&dv_ddr2_regs_ctrl->sdbcr2);
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 	writel(CONFIG_SYS_DA850_DDR2_SDTIMR, &dv_ddr2_regs_ctrl->sdtimr);
226*4882a593Smuzhiyun 	writel(CONFIG_SYS_DA850_DDR2_SDTIMR2, &dv_ddr2_regs_ctrl->sdtimr2);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* clear the TIMUNLOCK bit and write the value of the CL field */
229*4882a593Smuzhiyun 	tmp &= ~DV_DDR_TIMUNLOCK;
230*4882a593Smuzhiyun 	writel(tmp, &dv_ddr2_regs_ctrl->sdbcr);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/*
233*4882a593Smuzhiyun 	 * LPMODEN and MCLKSTOPEN must be set!
234*4882a593Smuzhiyun 	 * Without this bits set, PSC don;t switch states !!
235*4882a593Smuzhiyun 	 */
236*4882a593Smuzhiyun 	writel(CONFIG_SYS_DA850_DDR2_SDRCR |
237*4882a593Smuzhiyun 		(1 << DV_DDR_SRCR_LPMODEN_SHIFT) |
238*4882a593Smuzhiyun 		(1 << DV_DDR_SRCR_MCLKSTOPEN_SHIFT),
239*4882a593Smuzhiyun 		&dv_ddr2_regs_ctrl->sdrcr);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* SyncReset the Clock to EMIF3A SDRAM */
242*4882a593Smuzhiyun 	lpsc_syncreset(DAVINCI_LPSC_DDR_EMIF);
243*4882a593Smuzhiyun 	/* Enable the Clock to EMIF3A SDRAM */
244*4882a593Smuzhiyun 	lpsc_on(DAVINCI_LPSC_DDR_EMIF);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* disable self refresh */
247*4882a593Smuzhiyun 	clrbits_le32(&dv_ddr2_regs_ctrl->sdrcr,
248*4882a593Smuzhiyun 		DV_DDR_SDRCR_LPMODEN | DV_DDR_SDRCR_MCLKSTOPEN);
249*4882a593Smuzhiyun 	writel(CONFIG_SYS_DA850_DDR2_PBBPR, &dv_ddr2_regs_ctrl->pbbpr);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun #endif /* CONFIG_SYS_DA850_DDR_INIT */
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun __attribute__((weak))
board_gpio_init(void)256*4882a593Smuzhiyun void board_gpio_init(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	return;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
arch_cpu_init(void)261*4882a593Smuzhiyun int arch_cpu_init(void)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	/* Unlock kick registers */
264*4882a593Smuzhiyun 	writel(DV_SYSCFG_KICK0_UNLOCK, &davinci_syscfg_regs->kick0);
265*4882a593Smuzhiyun 	writel(DV_SYSCFG_KICK1_UNLOCK, &davinci_syscfg_regs->kick1);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	dv_maskbits(&davinci_syscfg_regs->suspsrc,
268*4882a593Smuzhiyun 		CONFIG_SYS_DA850_SYSCFG_SUSPSRC);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* configure pinmux settings */
271*4882a593Smuzhiyun 	if (davinci_configure_pin_mux_items(pinmuxes, pinmuxes_size))
272*4882a593Smuzhiyun 		return 1;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #if defined(CONFIG_SYS_DA850_PLL_INIT)
275*4882a593Smuzhiyun 	/* PLL setup */
276*4882a593Smuzhiyun 	da850_pll_init(davinci_pllc0_regs, CONFIG_SYS_DA850_PLL0_PLLM);
277*4882a593Smuzhiyun 	da850_pll_init(davinci_pllc1_regs, CONFIG_SYS_DA850_PLL1_PLLM);
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun 	/* setup CSn config */
280*4882a593Smuzhiyun #if defined(CONFIG_SYS_DA850_CS2CFG)
281*4882a593Smuzhiyun 	writel(CONFIG_SYS_DA850_CS2CFG, &davinci_emif_regs->ab1cr);
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun #if defined(CONFIG_SYS_DA850_CS3CFG)
284*4882a593Smuzhiyun 	writel(CONFIG_SYS_DA850_CS3CFG, &davinci_emif_regs->ab2cr);
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	da8xx_configure_lpsc_items(lpsc, lpsc_size);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* GPIO setup */
290*4882a593Smuzhiyun 	board_gpio_init();
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	NS16550_init((NS16550_t)(CONFIG_SYS_NS16550_COM1),
294*4882a593Smuzhiyun 			CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/*
297*4882a593Smuzhiyun 	 * Fix Power and Emulation Management Register
298*4882a593Smuzhiyun 	 * see sprufw3a.pdf page 37 Table 24
299*4882a593Smuzhiyun 	 */
300*4882a593Smuzhiyun 	writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
301*4882a593Smuzhiyun 		DAVINCI_UART_PWREMU_MGMT_UTRST),
302*4882a593Smuzhiyun #if (CONFIG_SYS_NS16550_COM1 == DAVINCI_UART0_BASE)
303*4882a593Smuzhiyun 	       &davinci_uart0_ctrl_regs->pwremu_mgmt);
304*4882a593Smuzhiyun #else
305*4882a593Smuzhiyun 	       &davinci_uart2_ctrl_regs->pwremu_mgmt);
306*4882a593Smuzhiyun #endif
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #if defined(CONFIG_SYS_DA850_DDR_INIT)
309*4882a593Smuzhiyun 	da850_ddr_setup();
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314