xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-at91/include/mach/sama5d4.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Chip-specific header file for the SAMA5D4 SoC
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2014 Atmel
5*4882a593Smuzhiyun  *		      Bo Shen <voice.shen@atmel.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __SAMA5D4_H
11*4882a593Smuzhiyun #define __SAMA5D4_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * defines to be used in other places
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #define CONFIG_AT91FAMILY	/* It's a member of AT91 */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * Peripheral identifiers/interrupts.
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #define ATMEL_ID_FIQ	0	/* FIQ Interrupt */
22*4882a593Smuzhiyun #define ATMEL_ID_SYS	1	/* System Controller */
23*4882a593Smuzhiyun #define ATMEL_ID_ARM	2	/* Performance Monitor Unit */
24*4882a593Smuzhiyun #define ATMEL_ID_PIT	3	/* Periodic Interval Timer */
25*4882a593Smuzhiyun #define ATMEL_ID_WDT	4	/* Watchdog timer */
26*4882a593Smuzhiyun #define ATMEL_ID_PIOD	5	/* Parallel I/O Controller D */
27*4882a593Smuzhiyun #define ATMEL_ID_USART0	6	/* USART 0 */
28*4882a593Smuzhiyun #define ATMEL_ID_USART1	7	/* USART 1 */
29*4882a593Smuzhiyun #define ATMEL_ID_DMA0	8	/* DMA Controller 0 */
30*4882a593Smuzhiyun #define ATMEL_ID_ICM	9	/* Integrity Check Monitor */
31*4882a593Smuzhiyun #define ATMEL_ID_PKCC	10	/* Public Key Crypto Controller */
32*4882a593Smuzhiyun #define ATMEL_ID_AES	12	/* Advanced Encryption Standard */
33*4882a593Smuzhiyun #define ATMEL_ID_AESB	13	/* AES Bridge*/
34*4882a593Smuzhiyun #define ATMEL_ID_TDES	14	/* Triple Data Encryption Standard */
35*4882a593Smuzhiyun #define ATMEL_ID_SHA    15	/* SHA Signature */
36*4882a593Smuzhiyun #define ATMEL_ID_MPDDRC	16	/* MPDDR controller */
37*4882a593Smuzhiyun #define ATMEL_ID_MATRIX1	17	/* H32MX, 32-bit AHB Matrix */
38*4882a593Smuzhiyun #define ATMEL_ID_MATRIX0	18	/* H64MX, 64-bit AHB Matrix */
39*4882a593Smuzhiyun #define ATMEL_ID_VDEC	19	/* Video Decoder */
40*4882a593Smuzhiyun #define ATMEL_ID_SBM	20	/* Secure Box Module */
41*4882a593Smuzhiyun #define ATMEL_ID_SMC	22	/* Multi-bit ECC interrupt */
42*4882a593Smuzhiyun #define ATMEL_ID_PIOA	23	/* Parallel I/O Controller A */
43*4882a593Smuzhiyun #define ATMEL_ID_PIOB	24	/* Parallel I/O Controller B */
44*4882a593Smuzhiyun #define ATMEL_ID_PIOC	25	/* Parallel I/O Controller C */
45*4882a593Smuzhiyun #define ATMEL_ID_PIOE	26	/* Parallel I/O Controller E */
46*4882a593Smuzhiyun #define ATMEL_ID_UART0	27	/* UART 0 */
47*4882a593Smuzhiyun #define ATMEL_ID_UART1	28	/* UART 1 */
48*4882a593Smuzhiyun #define ATMEL_ID_USART2	29	/* USART 2 */
49*4882a593Smuzhiyun #define ATMEL_ID_USART3	30	/* USART 3 */
50*4882a593Smuzhiyun #define ATMEL_ID_USART4	31	/* USART 4 */
51*4882a593Smuzhiyun #define ATMEL_ID_TWI0	32	/* Two-Wire Interface 0 */
52*4882a593Smuzhiyun #define ATMEL_ID_TWI1	33	/* Two-Wire Interface 1 */
53*4882a593Smuzhiyun #define ATMEL_ID_TWI2	34	/* Two-Wire Interface 2 */
54*4882a593Smuzhiyun #define ATMEL_ID_MCI0	35	/* High Speed Multimedia Card Interface 0 */
55*4882a593Smuzhiyun #define ATMEL_ID_MCI1	36	/* High Speed Multimedia Card Interface 1 */
56*4882a593Smuzhiyun #define ATMEL_ID_SPI0	37	/* Serial Peripheral Interface 0 */
57*4882a593Smuzhiyun #define ATMEL_ID_SPI1	38	/* Serial Peripheral Interface 1 */
58*4882a593Smuzhiyun #define ATMEL_ID_SPI2	39	/* Serial Peripheral Interface 2 */
59*4882a593Smuzhiyun #define ATMEL_ID_TC0	40	/* Timer Counter 0 (ch. 0, 1, 2) */
60*4882a593Smuzhiyun #define ATMEL_ID_TC1	41	/* Timer Counter 1 (ch. 3, 4, 5) */
61*4882a593Smuzhiyun #define ATMEL_ID_TC2	42	/* Timer Counter 2 (ch. 6, 7, 8) */
62*4882a593Smuzhiyun #define ATMEL_ID_PWMC	43	/* Pulse Width Modulation Controller */
63*4882a593Smuzhiyun #define ATMEL_ID_ADC	44	/* Touch Screen ADC Controller */
64*4882a593Smuzhiyun #define ATMEL_ID_DBGU	45	/* Debug Unit Interrupt */
65*4882a593Smuzhiyun #define ATMEL_ID_UHPHS	46	/* USB Host High Speed */
66*4882a593Smuzhiyun #define ATMEL_ID_UDPHS	47	/* USB Device High Speed */
67*4882a593Smuzhiyun #define ATMEL_ID_SSC0	48	/* Synchronous Serial Controller 0 */
68*4882a593Smuzhiyun #define ATMEL_ID_SSC1	49	/* Synchronous Serial Controller 1 */
69*4882a593Smuzhiyun #define ATMEL_ID_XDMAC1	50	/* DMA Controller 1 */
70*4882a593Smuzhiyun #define ATMEL_ID_LCDC	51	/* LCD Controller */
71*4882a593Smuzhiyun #define ATMEL_ID_ISI	52	/* Image Sensor Interface */
72*4882a593Smuzhiyun #define ATMEL_ID_TRNG	53	/* True Random Number Generator */
73*4882a593Smuzhiyun #define ATMEL_ID_GMAC0	54	/* Ethernet MAC 0 */
74*4882a593Smuzhiyun #define ATMEL_ID_GMAC1	55	/* Ethernet MAC 1 */
75*4882a593Smuzhiyun #define ATMEL_ID_IRQ	56	/* IRQ Interrupt ID */
76*4882a593Smuzhiyun #define ATMEL_ID_SFC	57	/* Fuse Controller */
77*4882a593Smuzhiyun #define ATMEL_ID_SECURAM	59	/* Secured RAM */
78*4882a593Smuzhiyun #define ATMEL_ID_SMD	61	/* SMD Soft Modem */
79*4882a593Smuzhiyun #define ATMEL_ID_TWI3	62	/* Two-Wire Interface 3 */
80*4882a593Smuzhiyun #define ATMEL_ID_CATB	63	/* Capacitive Touch Controller */
81*4882a593Smuzhiyun #define ATMEL_ID_SFR	64	/* Special Funcion Register */
82*4882a593Smuzhiyun #define ATMEL_ID_AIC	65	/* Advanced Interrupt Controller */
83*4882a593Smuzhiyun #define ATMEL_ID_SAIC	66	/* Secured Advanced Interrupt Controller */
84*4882a593Smuzhiyun #define ATMEL_ID_L2CC	67	/* L2 Cache Controller */
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * User Peripherals physical base addresses.
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun #define ATMEL_BASE_LCDC		0xf0000000
90*4882a593Smuzhiyun #define ATMEL_BASE_DMAC1	0xf0004000
91*4882a593Smuzhiyun #define ATMEL_BASE_ISI		0xf0008000
92*4882a593Smuzhiyun #define ATMEL_BASE_PKCC		0xf000C000
93*4882a593Smuzhiyun #define ATMEL_BASE_MPDDRC	0xf0010000
94*4882a593Smuzhiyun #define ATMEL_BASE_DMAC0	0xf0014000
95*4882a593Smuzhiyun #define ATMEL_BASE_PMC		0xf0018000
96*4882a593Smuzhiyun #define ATMEL_BASE_MATRIX0	0xf001c000
97*4882a593Smuzhiyun #define ATMEL_BASE_AESB		0xf0020000
98*4882a593Smuzhiyun /* Reserved: 0xf0024000 - 0xf8000000 */
99*4882a593Smuzhiyun #define ATMEL_BASE_MCI0		0xf8000000
100*4882a593Smuzhiyun #define ATMEL_BASE_UART0	0xf8004000
101*4882a593Smuzhiyun #define ATMEL_BASE_SSC0		0xf8008000
102*4882a593Smuzhiyun #define ATMEL_BASE_PWMC		0xf800c000
103*4882a593Smuzhiyun #define ATMEL_BASE_SPI0		0xf8010000
104*4882a593Smuzhiyun #define ATMEL_BASE_TWI0		0xf8014000
105*4882a593Smuzhiyun #define ATMEL_BASE_TWI1		0xf8018000
106*4882a593Smuzhiyun #define ATMEL_BASE_TC0		0xf801c000
107*4882a593Smuzhiyun #define ATMEL_BASE_GMAC0	0xf8020000
108*4882a593Smuzhiyun #define ATMEL_BASE_TWI2		0xf8024000
109*4882a593Smuzhiyun #define ATMEL_BASE_SFR		0xf8028000
110*4882a593Smuzhiyun #define ATMEL_BASE_USART0	0xf802c000
111*4882a593Smuzhiyun #define ATMEL_BASE_USART1	0xf8030000
112*4882a593Smuzhiyun /* Reserved:	0xf8034000 - 0xfc000000 */
113*4882a593Smuzhiyun #define ATMEL_BASE_MCI1		0xfc000000
114*4882a593Smuzhiyun #define ATMEL_BASE_UART1	0xfc004000
115*4882a593Smuzhiyun #define ATMEL_BASE_USART2	0xfc008000
116*4882a593Smuzhiyun #define ATMEL_BASE_USART3	0xfc00c000
117*4882a593Smuzhiyun #define ATMEL_BASE_USART4	0xfc010000
118*4882a593Smuzhiyun #define ATMEL_BASE_SSC1		0xfc014000
119*4882a593Smuzhiyun #define ATMEL_BASE_SPI1		0xfc018000
120*4882a593Smuzhiyun #define ATMEL_BASE_SPI2		0xfc01c000
121*4882a593Smuzhiyun #define ATMEL_BASE_TC1		0xfc020000
122*4882a593Smuzhiyun #define ATMEL_BASE_TC2		0xfc024000
123*4882a593Smuzhiyun #define ATMEL_BASE_GMAC1	0xfc028000
124*4882a593Smuzhiyun #define ATMEL_BASE_UDPHS	0xfc02c000
125*4882a593Smuzhiyun #define ATMEL_BASE_TRNG		0xfc030000
126*4882a593Smuzhiyun #define ATMEL_BASE_ADC		0xfc034000
127*4882a593Smuzhiyun #define ATMEL_BASE_TWI3		0xfc038000
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define ATMEL_BASE_MATRIX1	0xfc054000
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define ATMEL_BASE_SMC		0xfc05c000
132*4882a593Smuzhiyun #define ATMEL_BASE_PMECC	(ATMEL_BASE_SMC + 0x070)
133*4882a593Smuzhiyun #define ATMEL_BASE_PMERRLOC	(ATMEL_BASE_SMC + 0x500)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define ATMEL_BASE_PIOD		0xfc068000
136*4882a593Smuzhiyun #define ATMEL_BASE_RSTC		0xfc068600
137*4882a593Smuzhiyun #define ATMEL_BASE_PIT		0xfc068630
138*4882a593Smuzhiyun #define ATMEL_BASE_WDT		0xfc068640
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define ATMEL_BASE_DBGU		0xfc069000
141*4882a593Smuzhiyun #define ATMEL_BASE_PIOA		0xfc06a000
142*4882a593Smuzhiyun #define ATMEL_BASE_PIOB		0xfc06b000
143*4882a593Smuzhiyun #define ATMEL_BASE_PIOC		0xfc06c000
144*4882a593Smuzhiyun #define ATMEL_BASE_PIOE		0xfc06d000
145*4882a593Smuzhiyun #define ATMEL_BASE_AIC		0xfc06e000
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define ATMEL_CHIPID_CIDR	0xfc069040
148*4882a593Smuzhiyun #define ATMEL_CHIPID_EXID	0xfc069044
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun  * Internal Memory.
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun #define ATMEL_BASE_ROM		0x00000000	/* Internal ROM base address */
154*4882a593Smuzhiyun #define ATMEL_BASE_NFC		0x00100000	/* NFC SRAM */
155*4882a593Smuzhiyun #define ATMEL_BASE_SRAM		0x00200000	/* Internal ROM base address */
156*4882a593Smuzhiyun #define ATMEL_BASE_VDEC		0x00300000	/* Video Decoder Controller */
157*4882a593Smuzhiyun #define ATMEL_BASE_UDPHS_FIFO	0x00400000	/* USB Device HS controller */
158*4882a593Smuzhiyun #define ATMEL_BASE_OHCI		0x00500000	/* USB Host controller (OHCI) */
159*4882a593Smuzhiyun #define ATMEL_BASE_EHCI		0x00600000	/* USB Host controller (EHCI) */
160*4882a593Smuzhiyun #define ATMEL_BASE_AXI		0x00700000
161*4882a593Smuzhiyun #define ATMEL_BASE_DAP		0x00800000
162*4882a593Smuzhiyun #define ATMEL_BASE_SMD		0x00900000
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun  * External memory
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun #define ATMEL_BASE_CS0		0x10000000
168*4882a593Smuzhiyun #define ATMEL_BASE_DDRCS	0x20000000
169*4882a593Smuzhiyun #define ATMEL_BASE_CS1		0x60000000
170*4882a593Smuzhiyun #define ATMEL_BASE_CS2		0x70000000
171*4882a593Smuzhiyun #define ATMEL_BASE_CS3		0x80000000
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun  * Other misc defines
175*4882a593Smuzhiyun  */
176*4882a593Smuzhiyun #define ATMEL_PIO_PORTS		5
177*4882a593Smuzhiyun #define CPU_HAS_PCR
178*4882a593Smuzhiyun #define CPU_HAS_H32MXDIV
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* MATRIX0(H64MX) slave id definitions */
181*4882a593Smuzhiyun #define H64MX_SLAVE_AXIMX_BRIDGE	0	/* Bridge from H64MX to AXIMX */
182*4882a593Smuzhiyun #define H64MX_SLAVE_PERIPH_BRIDGE	1	/* H64MX Peripheral Bridge */
183*4882a593Smuzhiyun #define H64MX_SLAVE_VDEC		2	/* Video Decoder */
184*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT0		3	/* DDR2 Port0-AESOTF */
185*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT1		4	/* DDR2 Port1 */
186*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT2		5	/* DDR2 Port2 */
187*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT3		6	/* DDR2 Port3 */
188*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT4		7	/* DDR2 Port4 */
189*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT5		8	/* DDR2 Port5 */
190*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT6		9	/* DDR2 Port6 */
191*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT7		10	/* DDR2 Port7 */
192*4882a593Smuzhiyun #define H64MX_SLAVE_SRAM		11	/* Internal SRAM 128K */
193*4882a593Smuzhiyun #define H64MX_SLAVE_H32MX_BRIDGE	12	/* Bridge from H64MX to H32MX */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* MATRIX1(H32MX) slave id definitions */
196*4882a593Smuzhiyun #define H32MX_SLAVE_H64MX_BRIDGE	0	/* Bridge from H32MX to H64MX */
197*4882a593Smuzhiyun #define H32MX_SLAVE_PERIPH_BRIDGE0	1	/* H32MX Peripheral Bridge 0 */
198*4882a593Smuzhiyun #define H32MX_SLAVE_PERIPH_BRIDGE1	2	/* H32MX Peripheral Bridge 1 */
199*4882a593Smuzhiyun #define H32MX_SLAVE_EBI			3	/* External Bus Interface */
200*4882a593Smuzhiyun #define H32MX_SLAVE_NFC_CMD		3	/* NFC command Register */
201*4882a593Smuzhiyun #define H32MX_SLAVE_NFC_SRAM		4	/* NFC SRAM */
202*4882a593Smuzhiyun #define H32MX_SLAVE_USB			5	/* USB Device & Host */
203*4882a593Smuzhiyun #define H32MX_SLAVE_SMD			6	/* Soft Modem (SMD) */
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* AICREDIR Unlock Key */
206*4882a593Smuzhiyun #define ATMEL_SFR_AICREDIR_KEY		0x5F67B102
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* sama5d4 series chip id definitions */
209*4882a593Smuzhiyun #define ARCH_ID_SAMA5D4		0x8a5c07c0
210*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D41	0x00000001
211*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D42	0x00000002
212*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D43	0x00000003
213*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D44	0x00000004
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define cpu_is_sama5d4()	(get_chip_id() == ARCH_ID_SAMA5D4)
216*4882a593Smuzhiyun #define cpu_is_sama5d41()	(cpu_is_sama5d4() && \
217*4882a593Smuzhiyun 		(get_extension_chip_id() == ARCH_EXID_SAMA5D41))
218*4882a593Smuzhiyun #define cpu_is_sama5d42()	(cpu_is_sama5d4() && \
219*4882a593Smuzhiyun 		(get_extension_chip_id() == ARCH_EXID_SAMA5D42))
220*4882a593Smuzhiyun #define cpu_is_sama5d43()	(cpu_is_sama5d4() && \
221*4882a593Smuzhiyun 		(get_extension_chip_id() == ARCH_EXID_SAMA5D43))
222*4882a593Smuzhiyun #define cpu_is_sama5d44()	(cpu_is_sama5d4() && \
223*4882a593Smuzhiyun 		(get_extension_chip_id() == ARCH_EXID_SAMA5D44))
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* Timer */
226*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_COUNTER	0xfc06863c
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun  * No PMECC Galois table in ROM
230*4882a593Smuzhiyun  */
231*4882a593Smuzhiyun #define NO_GALOIS_TABLE_IN_ROM
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #ifndef __ASSEMBLY__
234*4882a593Smuzhiyun unsigned int get_chip_id(void);
235*4882a593Smuzhiyun unsigned int get_extension_chip_id(void);
236*4882a593Smuzhiyun unsigned int has_lcdc(void);
237*4882a593Smuzhiyun char *get_cpu_name(void);
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #endif
241