1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Chip-specific header file for the SAMA5D3 family 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) 2012 - 2013 Atmel Corporation. 5*4882a593Smuzhiyun * Bo Shen <voice.shen@atmel.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Definitions for the SoC: 8*4882a593Smuzhiyun * SAMA5D3 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef SAMA5D3_H 14*4882a593Smuzhiyun #define SAMA5D3_H 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* 17*4882a593Smuzhiyun * defines to be used in other places 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun #define CONFIG_AT91FAMILY /* it's a member of AT91 */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* 22*4882a593Smuzhiyun * Peripheral identifiers/interrupts. 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */ 25*4882a593Smuzhiyun #define ATMEL_ID_SYS 1 /* System Controller Interrupt */ 26*4882a593Smuzhiyun #define ATMEL_ID_DBGU 2 /* Debug Unit Interrupt */ 27*4882a593Smuzhiyun #define ATMEL_ID_PIT 3 /* Periodic Interval Timer Interrupt */ 28*4882a593Smuzhiyun #define ATMEL_ID_WDT 4 /* Watchdog timer Interrupt */ 29*4882a593Smuzhiyun #define ATMEL_ID_SMC 5 /* Multi-bit ECC Interrupt */ 30*4882a593Smuzhiyun #define ATMEL_ID_PIOA 6 /* Parallel I/O Controller A */ 31*4882a593Smuzhiyun #define ATMEL_ID_PIOB 7 /* Parallel I/O Controller B */ 32*4882a593Smuzhiyun #define ATMEL_ID_PIOC 8 /* Parallel I/O Controller C */ 33*4882a593Smuzhiyun #define ATMEL_ID_PIOD 9 /* Parallel I/O Controller D */ 34*4882a593Smuzhiyun #define ATMEL_ID_PIOE 10 /* Parallel I/O Controller E */ 35*4882a593Smuzhiyun #define ATMEL_ID_SMD 11 /* SMD Soft Modem */ 36*4882a593Smuzhiyun #define ATMEL_ID_USART0 12 /* USART 0 */ 37*4882a593Smuzhiyun #define ATMEL_ID_USART1 13 /* USART 1 */ 38*4882a593Smuzhiyun #define ATMEL_ID_USART2 14 /* USART 2 */ 39*4882a593Smuzhiyun #define ATMEL_ID_USART3 15 /* USART 3 */ 40*4882a593Smuzhiyun #define ATMEL_ID_UART0 16 41*4882a593Smuzhiyun #define ATMEL_ID_UART1 17 42*4882a593Smuzhiyun #define ATMEL_ID_TWI0 18 /* Two-Wire Interface 0 */ 43*4882a593Smuzhiyun #define ATMEL_ID_TWI1 19 /* Two-Wire Interface 1 */ 44*4882a593Smuzhiyun #define ATMEL_ID_TWI2 20 /* Two-Wire Interface 2 */ 45*4882a593Smuzhiyun #define ATMEL_ID_MCI0 21 /* High Speed Multimedia Card Interface 0 */ 46*4882a593Smuzhiyun #define ATMEL_ID_MCI1 22 /* */ 47*4882a593Smuzhiyun #define ATMEL_ID_MCI2 23 /* */ 48*4882a593Smuzhiyun #define ATMEL_ID_SPI0 24 /* Serial Peripheral Interface 0 */ 49*4882a593Smuzhiyun #define ATMEL_ID_SPI1 25 /* Serial Peripheral Interface 1 */ 50*4882a593Smuzhiyun #define ATMEL_ID_TC0 26 /* */ 51*4882a593Smuzhiyun #define ATMEL_ID_TC1 27 /* */ 52*4882a593Smuzhiyun #define ATMEL_ID_PWMC 28 /* Pulse Width Modulation Controller */ 53*4882a593Smuzhiyun #define ATMEL_ID_TSC 29 /* Touch Screen ADC Controller */ 54*4882a593Smuzhiyun #define ATMEL_ID_DMA0 30 /* DMA Controller */ 55*4882a593Smuzhiyun #define ATMEL_ID_DMA1 31 /* DMA Controller */ 56*4882a593Smuzhiyun #define ATMEL_ID_UHPHS 32 /* USB Host High Speed */ 57*4882a593Smuzhiyun #define ATMEL_ID_UDPHS 33 /* USB Device High Speed */ 58*4882a593Smuzhiyun #define ATMEL_ID_GMAC 34 59*4882a593Smuzhiyun #define ATMEL_ID_EMAC 35 /* Ethernet MAC */ 60*4882a593Smuzhiyun #define ATMEL_ID_LCDC 36 /* LCD Controller */ 61*4882a593Smuzhiyun #define ATMEL_ID_ISI 37 /* Image Sensor Interface */ 62*4882a593Smuzhiyun #define ATMEL_ID_SSC0 38 /* Synchronous Serial Controller 0 */ 63*4882a593Smuzhiyun #define ATMEL_ID_SSC1 39 /* Synchronous Serial Controller 1 */ 64*4882a593Smuzhiyun #define ATMEL_ID_CAN0 40 65*4882a593Smuzhiyun #define ATMEL_ID_CAN1 41 66*4882a593Smuzhiyun #define ATMEL_ID_SHA 42 67*4882a593Smuzhiyun #define ATMEL_ID_AES 43 68*4882a593Smuzhiyun #define ATMEL_ID_TDES 44 69*4882a593Smuzhiyun #define ATMEL_ID_TRNG 45 70*4882a593Smuzhiyun #define ATMEL_ID_ARM 46 71*4882a593Smuzhiyun #define ATMEL_ID_IRQ0 47 /* Advanced Interrupt Controller */ 72*4882a593Smuzhiyun #define ATMEL_ID_FUSE 48 73*4882a593Smuzhiyun #define ATMEL_ID_MPDDRC 49 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* sama5d3 series chip id definitions */ 76*4882a593Smuzhiyun #define ARCH_ID_SAMA5D3 0x8a5c07c0 77*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D31 0x00444300 78*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D33 0x00414300 79*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D34 0x00414301 80*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D35 0x00584300 81*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D36 0x00004301 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define cpu_is_sama5d3() (get_chip_id() == ARCH_ID_SAMA5D3) 84*4882a593Smuzhiyun #define cpu_is_sama5d31() (cpu_is_sama5d3() && \ 85*4882a593Smuzhiyun (get_extension_chip_id() == ARCH_EXID_SAMA5D31)) 86*4882a593Smuzhiyun #define cpu_is_sama5d33() (cpu_is_sama5d3() && \ 87*4882a593Smuzhiyun (get_extension_chip_id() == ARCH_EXID_SAMA5D33)) 88*4882a593Smuzhiyun #define cpu_is_sama5d34() (cpu_is_sama5d3() && \ 89*4882a593Smuzhiyun (get_extension_chip_id() == ARCH_EXID_SAMA5D34)) 90*4882a593Smuzhiyun #define cpu_is_sama5d35() (cpu_is_sama5d3() && \ 91*4882a593Smuzhiyun (get_extension_chip_id() == ARCH_EXID_SAMA5D35)) 92*4882a593Smuzhiyun #define cpu_is_sama5d36() (cpu_is_sama5d3() && \ 93*4882a593Smuzhiyun (get_extension_chip_id() == ARCH_EXID_SAMA5D36)) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* 96*4882a593Smuzhiyun * User Peripherals physical base addresses. 97*4882a593Smuzhiyun */ 98*4882a593Smuzhiyun #define ATMEL_BASE_MCI0 0xf0000000 99*4882a593Smuzhiyun #define ATMEL_BASE_SPI0 0xf0004000 100*4882a593Smuzhiyun #define ATMEL_BASE_SSC0 0xf000C000 101*4882a593Smuzhiyun #define ATMEL_BASE_TC2 0xf0010000 102*4882a593Smuzhiyun #define ATMEL_BASE_TWI0 0xf0014000 103*4882a593Smuzhiyun #define ATMEL_BASE_TWI1 0xf0018000 104*4882a593Smuzhiyun #define ATMEL_BASE_USART0 0xf001c000 105*4882a593Smuzhiyun #define ATMEL_BASE_USART1 0xf0020000 106*4882a593Smuzhiyun #define ATMEL_BASE_UART0 0xf0024000 107*4882a593Smuzhiyun #define ATMEL_BASE_GMAC 0xf0028000 108*4882a593Smuzhiyun #define ATMEL_BASE_PWMC 0xf002c000 109*4882a593Smuzhiyun #define ATMEL_BASE_LCDC 0xf0030000 110*4882a593Smuzhiyun #define ATMEL_BASE_ISI 0xf0034000 111*4882a593Smuzhiyun #define ATMEL_BASE_SFR 0xf0038000 112*4882a593Smuzhiyun /* Reserved: 0xf003c000 - 0xf8000000 */ 113*4882a593Smuzhiyun #define ATMEL_BASE_MCI1 0xf8000000 114*4882a593Smuzhiyun #define ATMEL_BASE_MCI2 0xf8004000 115*4882a593Smuzhiyun #define ATMEL_BASE_SPI1 0xf8008000 116*4882a593Smuzhiyun #define ATMEL_BASE_SSC1 0xf800c000 117*4882a593Smuzhiyun #define ATMEL_BASE_CAN1 0xf8010000 118*4882a593Smuzhiyun #define ATMEL_BASE_TC3 0xf8014000 119*4882a593Smuzhiyun #define ATMEL_BASE_TSADC 0xf8018000 120*4882a593Smuzhiyun #define ATMEL_BASE_TWI2 0xf801c000 121*4882a593Smuzhiyun #define ATMEL_BASE_USART2 0xf8020000 122*4882a593Smuzhiyun #define ATMEL_BASE_USART3 0xf8024000 123*4882a593Smuzhiyun #define ATMEL_BASE_UART1 0xf8028000 124*4882a593Smuzhiyun #define ATMEL_BASE_EMAC 0xf802c000 125*4882a593Smuzhiyun #define ATMEL_BASE_UDPHS 0xf8030000 126*4882a593Smuzhiyun #define ATMEL_BASE_SHA 0xf8034000 127*4882a593Smuzhiyun #define ATMEL_BASE_AES 0xf8038000 128*4882a593Smuzhiyun #define ATMEL_BASE_TDES 0xf803c000 129*4882a593Smuzhiyun #define ATMEL_BASE_TRNG 0xf8040000 130*4882a593Smuzhiyun /* Reserved: 0xf804400 - 0xffffc00 */ 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* 133*4882a593Smuzhiyun * System Peripherals physical base addresses. 134*4882a593Smuzhiyun */ 135*4882a593Smuzhiyun #define ATMEL_BASE_SYS 0xffffc000 136*4882a593Smuzhiyun #define ATMEL_BASE_SMC 0xffffc000 137*4882a593Smuzhiyun #define ATMEL_BASE_PMECC (ATMEL_BASE_SMC + 0x070) 138*4882a593Smuzhiyun #define ATMEL_BASE_PMERRLOC (ATMEL_BASE_SMC + 0x500) 139*4882a593Smuzhiyun #define ATMEL_BASE_FUSE 0xffffe400 140*4882a593Smuzhiyun #define ATMEL_BASE_DMAC0 0xffffe600 141*4882a593Smuzhiyun #define ATMEL_BASE_DMAC1 0xffffe800 142*4882a593Smuzhiyun #define ATMEL_BASE_MPDDRC 0xffffea00 143*4882a593Smuzhiyun #define ATMEL_BASE_MATRIX 0xffffec00 144*4882a593Smuzhiyun #define ATMEL_BASE_DBGU 0xffffee00 145*4882a593Smuzhiyun #define ATMEL_BASE_AIC 0xfffff000 146*4882a593Smuzhiyun #define ATMEL_BASE_PIOA 0xfffff200 147*4882a593Smuzhiyun #define ATMEL_BASE_PIOB 0xfffff400 148*4882a593Smuzhiyun #define ATMEL_BASE_PIOC 0xfffff600 149*4882a593Smuzhiyun #define ATMEL_BASE_PIOD 0xfffff800 150*4882a593Smuzhiyun #define ATMEL_BASE_PIOE 0xfffffa00 151*4882a593Smuzhiyun #define ATMEL_BASE_PMC 0xfffffc00 152*4882a593Smuzhiyun #define ATMEL_BASE_RSTC 0xfffffe00 153*4882a593Smuzhiyun #define ATMEL_BASE_SHDWN 0xfffffe10 154*4882a593Smuzhiyun #define ATMEL_BASE_PIT 0xfffffe30 155*4882a593Smuzhiyun #define ATMEL_BASE_WDT 0xfffffe40 156*4882a593Smuzhiyun #define ATMEL_BASE_SCKCR 0xfffffe50 157*4882a593Smuzhiyun #define ATMEL_BASE_GPBR 0xfffffe60 158*4882a593Smuzhiyun #define ATMEL_BASE_RTC 0xfffffeb0 159*4882a593Smuzhiyun /* Reserved: 0xfffffee0 - 0xffffffff */ 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define ATMEL_CHIPID_CIDR 0xffffee40 162*4882a593Smuzhiyun #define ATMEL_CHIPID_EXID 0xffffee44 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* 165*4882a593Smuzhiyun * Internal Memory. 166*4882a593Smuzhiyun */ 167*4882a593Smuzhiyun #define ATMEL_BASE_ROM 0x00100000 /* Internal ROM base address */ 168*4882a593Smuzhiyun #define ATMEL_BASE_SRAM 0x00200000 /* Internal ROM base address */ 169*4882a593Smuzhiyun #define ATMEL_BASE_SRAM0 0x00300000 /* Internal SRAM base address */ 170*4882a593Smuzhiyun #define ATMEL_BASE_SRAM1 0x00310000 /* Internal SRAM base address */ 171*4882a593Smuzhiyun #define ATMEL_BASE_SMD 0x00400000 /* Internal ROM base address */ 172*4882a593Smuzhiyun #define ATMEL_BASE_UDPHS_FIFO 0x00500000 /* USB Device HS controller */ 173*4882a593Smuzhiyun #define ATMEL_BASE_OHCI 0x00600000 /* USB Host controller (OHCI) */ 174*4882a593Smuzhiyun #define ATMEL_BASE_EHCI 0x00700000 /* USB Host controller (EHCI) */ 175*4882a593Smuzhiyun #define ATMEL_BASE_AXI 0x00800000 /* Video Decoder Controller */ 176*4882a593Smuzhiyun #define ATMEL_BASE_DAP 0x00900000 /* Video Decoder Controller */ 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* 179*4882a593Smuzhiyun * External memory 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun #define ATMEL_BASE_CS0 0x10000000 182*4882a593Smuzhiyun #define ATMEL_BASE_DDRCS 0x20000000 183*4882a593Smuzhiyun #define ATMEL_BASE_CS1 0x40000000 184*4882a593Smuzhiyun #define ATMEL_BASE_CS2 0x50000000 185*4882a593Smuzhiyun #define ATMEL_BASE_CS3 0x60000000 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* 188*4882a593Smuzhiyun * Other misc defines 189*4882a593Smuzhiyun */ 190*4882a593Smuzhiyun #define ATMEL_PIO_PORTS 5 191*4882a593Smuzhiyun #define CPU_HAS_PCR 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* Timer */ 194*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_COUNTER 0xfffffe3c 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* 197*4882a593Smuzhiyun * PMECC table in ROM 198*4882a593Smuzhiyun */ 199*4882a593Smuzhiyun #define ATMEL_PMECC_INDEX_OFFSET_512 0x10000 200*4882a593Smuzhiyun #define ATMEL_PMECC_INDEX_OFFSET_1024 0x18000 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* 203*4882a593Smuzhiyun * SAMA5D3 specific prototypes 204*4882a593Smuzhiyun */ 205*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 206*4882a593Smuzhiyun unsigned int get_chip_id(void); 207*4882a593Smuzhiyun unsigned int get_extension_chip_id(void); 208*4882a593Smuzhiyun unsigned int has_emac(void); 209*4882a593Smuzhiyun unsigned int has_gmac(void); 210*4882a593Smuzhiyun unsigned int has_lcdc(void); 211*4882a593Smuzhiyun char *get_cpu_name(void); 212*4882a593Smuzhiyun #endif 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #endif 215