1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Chip-specific header file for the SAMA5D2 SoC 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2015 Atmel 5*4882a593Smuzhiyun * Wenyou Yang <wenyou.yang@atmel.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __SAMA5D2_H 11*4882a593Smuzhiyun #define __SAMA5D2_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* 14*4882a593Smuzhiyun * definitions to be used in other places 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun #define CONFIG_AT91FAMILY /* It's a member of AT91 */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* 19*4882a593Smuzhiyun * Peripheral identifiers/interrupts. 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun #define ATMEL_ID_FIQ 0 /* FIQ Interrupt ID */ 22*4882a593Smuzhiyun /* 1 */ 23*4882a593Smuzhiyun #define ATMEL_ID_ARM 2 /* Performance Monitor Unit */ 24*4882a593Smuzhiyun #define ATMEL_ID_PIT 3 /* Periodic Interval Timer Interrupt */ 25*4882a593Smuzhiyun #define ATMEL_ID_WDT 4 /* Watchdog Timer Interrupt */ 26*4882a593Smuzhiyun #define ATMEL_ID_GMAC 5 /* Ethernet MAC */ 27*4882a593Smuzhiyun #define ATMEL_ID_XDMAC0 6 /* DMA Controller 0 */ 28*4882a593Smuzhiyun #define ATMEL_ID_XDMAC1 7 /* DMA Controller 1 */ 29*4882a593Smuzhiyun #define ATMEL_ID_ICM 8 /* Integrity Check Monitor */ 30*4882a593Smuzhiyun #define ATMEL_ID_AES 9 /* Advanced Encryption Standard */ 31*4882a593Smuzhiyun #define ATMEL_ID_AESB 10 /* AES bridge */ 32*4882a593Smuzhiyun #define ATMEL_ID_TDES 11 /* Triple Data Encryption Standard */ 33*4882a593Smuzhiyun #define ATMEL_ID_SHA 12 /* SHA Signature */ 34*4882a593Smuzhiyun #define ATMEL_ID_MPDDRC 13 /* MPDDR Controller */ 35*4882a593Smuzhiyun #define ATMEL_ID_MATRIX1 14 /* H32MX, 32-bit AHB Matrix */ 36*4882a593Smuzhiyun #define ATMEL_ID_MATRIX0 15 /* H64MX, 64-bit AHB Matrix */ 37*4882a593Smuzhiyun #define ATMEL_ID_SECUMOD 16 /* Secure Module */ 38*4882a593Smuzhiyun #define ATMEL_ID_HSMC 17 /* Multi-bit ECC interrupt */ 39*4882a593Smuzhiyun #define ATMEL_ID_PIOA 18 /* Parallel I/O Controller A */ 40*4882a593Smuzhiyun #define ATMEL_ID_FLEXCOM0 19 /* FLEXCOM0 */ 41*4882a593Smuzhiyun #define ATMEL_ID_FLEXCOM1 20 /* FLEXCOM1 */ 42*4882a593Smuzhiyun #define ATMEL_ID_FLEXCOM2 21 /* FLEXCOM2 */ 43*4882a593Smuzhiyun #define ATMEL_ID_FLEXCOM3 22 /* FLEXCOM3 */ 44*4882a593Smuzhiyun #define ATMEL_ID_FLEXCOM4 23 /* FLEXCOM4 */ 45*4882a593Smuzhiyun #define ATMEL_ID_UART0 24 /* UART0 */ 46*4882a593Smuzhiyun #define ATMEL_ID_UART1 25 /* UART1 */ 47*4882a593Smuzhiyun #define ATMEL_ID_UART2 26 /* UART2 */ 48*4882a593Smuzhiyun #define ATMEL_ID_UART3 27 /* UART3 */ 49*4882a593Smuzhiyun #define ATMEL_ID_UART4 28 /* UART4 */ 50*4882a593Smuzhiyun #define ATMEL_ID_TWIHS0 29 /* Two-wire Interface 0 */ 51*4882a593Smuzhiyun #define ATMEL_ID_TWIHS1 30 /* Two-wire Interface 1 */ 52*4882a593Smuzhiyun #define ATMEL_ID_SDMMC0 31 /* Secure Data Memory Card Controller 0 */ 53*4882a593Smuzhiyun #define ATMEL_ID_SDMMC1 32 /* Secure Data Memory Card Controller 1 */ 54*4882a593Smuzhiyun #define ATMEL_ID_SPI0 33 /* Serial Peripheral Interface 0 */ 55*4882a593Smuzhiyun #define ATMEL_ID_SPI1 34 /* Serial Peripheral Interface 1 */ 56*4882a593Smuzhiyun #define ATMEL_ID_TC0 35 /* Timer Counter 0 (ch.0,1,2) */ 57*4882a593Smuzhiyun #define ATMEL_ID_TC1 36 /* Timer Counter 1 (ch.3,4,5) */ 58*4882a593Smuzhiyun /* 37 */ 59*4882a593Smuzhiyun #define ATMEL_ID_PWM 38 /* PWMController0 (ch. 0,1,2,3) */ 60*4882a593Smuzhiyun /* 39 */ 61*4882a593Smuzhiyun #define ATMEL_ID_ADC 40 /* Touch Screen ADC Controller */ 62*4882a593Smuzhiyun #define ATMEL_ID_UHPHS 41 /* USB Host High Speed */ 63*4882a593Smuzhiyun #define ATMEL_ID_UDPHS 42 /* USB Device High Speed */ 64*4882a593Smuzhiyun #define ATMEL_ID_SSC0 43 /* Serial Synchronous Controller 0 */ 65*4882a593Smuzhiyun #define ATMEL_ID_SSC1 44 /* Serial Synchronous Controller 1 */ 66*4882a593Smuzhiyun #define ATMEL_ID_LCDC 45 /* LCD Controller */ 67*4882a593Smuzhiyun #define ATMEL_ID_ISI 46 /* Image Sensor Controller, for A5D2, named after ISC */ 68*4882a593Smuzhiyun #define ATMEL_ID_TRNG 47 /* True Random Number Generator */ 69*4882a593Smuzhiyun #define ATMEL_ID_PDMIC 48 /* PDM Interface Controller */ 70*4882a593Smuzhiyun #define ATMEL_ID_AIC_IRQ 49 /* IRQ Interrupt ID */ 71*4882a593Smuzhiyun #define ATMEL_ID_SFC 50 /* Fuse Controller */ 72*4882a593Smuzhiyun #define ATMEL_ID_SECURAM 51 /* Secure RAM */ 73*4882a593Smuzhiyun #define ATMEL_ID_QSPI0 52 /* QSPI0 */ 74*4882a593Smuzhiyun #define ATMEL_ID_QSPI1 53 /* QSPI1 */ 75*4882a593Smuzhiyun #define ATMEL_ID_I2SC0 54 /* Inter-IC Sound Controller 0 */ 76*4882a593Smuzhiyun #define ATMEL_ID_I2SC1 55 /* Inter-IC Sound Controller 1 */ 77*4882a593Smuzhiyun #define ATMEL_ID_CAN0_INT0 56 /* MCAN 0 Interrupt0 */ 78*4882a593Smuzhiyun #define ATMEL_ID_CAN1_INT0 57 /* MCAN 1 Interrupt0 */ 79*4882a593Smuzhiyun /* 58 */ 80*4882a593Smuzhiyun #define ATMEL_ID_CLASSD 59 /* Audio Class D Amplifier */ 81*4882a593Smuzhiyun #define ATMEL_ID_SFR 60 /* Special Function Register */ 82*4882a593Smuzhiyun #define ATMEL_ID_SAIC 61 /* Secured AIC */ 83*4882a593Smuzhiyun #define ATMEL_ID_AIC 62 /* Advanced Interrupt Controller */ 84*4882a593Smuzhiyun #define ATMEL_ID_L2CC 63 /* L2 Cache Controller */ 85*4882a593Smuzhiyun #define ATMEL_ID_CAN0_INT1 64 /* MCAN 0 Interrupt1 */ 86*4882a593Smuzhiyun #define ATMEL_ID_CAN1_INT1 65 /* MCAN 1 Interrupt1 */ 87*4882a593Smuzhiyun #define ATMEL_ID_GMAC_Q1 66 /* GMAC Queue 1 Interrupt */ 88*4882a593Smuzhiyun #define ATMEL_ID_GMAC_Q2 67 /* GMAC Queue 2 Interrupt */ 89*4882a593Smuzhiyun #define ATMEL_ID_PIOB 68 /* Parallel I/O Controller B */ 90*4882a593Smuzhiyun #define ATMEL_ID_PIOC 69 /* Parallel I/O Controller C */ 91*4882a593Smuzhiyun #define ATMEL_ID_PIOD 70 /* Parallel I/O Controller D */ 92*4882a593Smuzhiyun #define ATMEL_ID_SDMMC0_TIMER 71 /* Secure Data Memory Card Controller 0 (TIMER) */ 93*4882a593Smuzhiyun #define ATMEL_ID_SDMMC1_TIMER 72 /* Secure Data Memory Card Controller 1 (TIMER) */ 94*4882a593Smuzhiyun /* 73 */ 95*4882a593Smuzhiyun #define ATMEL_ID_SYS 74 /* System Controller Interrupt */ 96*4882a593Smuzhiyun #define ATMEL_ID_ACC 75 /* Analog Comparator */ 97*4882a593Smuzhiyun #define ATMEL_ID_RXLP 76 /* UART Low-Power */ 98*4882a593Smuzhiyun #define ATMEL_ID_SFRBU 77 /* Special Function Register BackUp */ 99*4882a593Smuzhiyun #define ATMEL_ID_CHIPID 78 /* Chip ID */ 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* 102*4882a593Smuzhiyun * User Peripherals physical base addresses. 103*4882a593Smuzhiyun */ 104*4882a593Smuzhiyun #define ATMEL_BASE_LCDC 0xf0000000 105*4882a593Smuzhiyun #define ATMEL_BASE_XDMAC1 0xf0004000 106*4882a593Smuzhiyun #define ATMEL_BASE_MPDDRC 0xf000c000 107*4882a593Smuzhiyun #define ATMEL_BASE_XDMAC0 0xf0010000 108*4882a593Smuzhiyun #define ATMEL_BASE_PMC 0xf0014000 109*4882a593Smuzhiyun #define ATMEL_BASE_MATRIX0 0xf0018000 110*4882a593Smuzhiyun #define ATMEL_BASE_QSPI0 0xf0020000 111*4882a593Smuzhiyun #define ATMEL_BASE_QSPI1 0xf0024000 112*4882a593Smuzhiyun #define ATMEL_BASE_SPI0 0xf8000000 113*4882a593Smuzhiyun #define ATMEL_BASE_GMAC 0xf8008000 114*4882a593Smuzhiyun #define ATMEL_BASE_TC0 0xf800c000 115*4882a593Smuzhiyun #define ATMEL_BASE_TC1 0xf8010000 116*4882a593Smuzhiyun #define ATMEL_BASE_HSMC 0xf8014000 117*4882a593Smuzhiyun #define ATMEL_BASE_UART0 0xf801c000 118*4882a593Smuzhiyun #define ATMEL_BASE_UART1 0xf8020000 119*4882a593Smuzhiyun #define ATMEL_BASE_UART2 0xf8024000 120*4882a593Smuzhiyun #define ATMEL_BASE_TWI0 0xf8028000 121*4882a593Smuzhiyun #define ATMEL_BASE_SFR 0xf8030000 122*4882a593Smuzhiyun #define ATMEL_BASE_SYSC 0xf8048000 123*4882a593Smuzhiyun #define ATMEL_BASE_SPI1 0xfc000000 124*4882a593Smuzhiyun #define ATMEL_BASE_UART3 0xfc008000 125*4882a593Smuzhiyun #define ATMEL_BASE_UART4 0xfc00c000 126*4882a593Smuzhiyun #define ATMEL_BASE_TWI1 0xfc028000 127*4882a593Smuzhiyun #define ATMEL_BASE_UDPHS 0xfc02c000 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define ATMEL_BASE_PIOA 0xfc038000 130*4882a593Smuzhiyun #define ATMEL_BASE_MATRIX1 0xfc03c000 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define ATMEL_CHIPID_CIDR 0xfc069000 133*4882a593Smuzhiyun #define ATMEL_CHIPID_EXID 0xfc069004 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* 136*4882a593Smuzhiyun * Address Memory Space 137*4882a593Smuzhiyun */ 138*4882a593Smuzhiyun #define ATMEL_BASE_CS0 0x10000000 139*4882a593Smuzhiyun #define ATMEL_BASE_DDRCS 0x20000000 140*4882a593Smuzhiyun #define ATMEL_BASE_CS1 0x60000000 141*4882a593Smuzhiyun #define ATMEL_BASE_CS2 0x70000000 142*4882a593Smuzhiyun #define ATMEL_BASE_CS3 0x80000000 143*4882a593Smuzhiyun #define ATMEL_BASE_QSPI0_AES_MEM 0x90000000 144*4882a593Smuzhiyun #define ATMEL_BASE_QSPI1_AES_MEM 0x98000000 145*4882a593Smuzhiyun #define ATMEL_BASE_SDMMC0 0xa0000000 146*4882a593Smuzhiyun #define ATMEL_BASE_SDMMC1 0xb0000000 147*4882a593Smuzhiyun #define ATMEL_BASE_QSPI0_MEM 0xd0000000 148*4882a593Smuzhiyun #define ATMEL_BASE_QSPI1_MEM 0xd8000000 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* 151*4882a593Smuzhiyun * Internal Memories 152*4882a593Smuzhiyun */ 153*4882a593Smuzhiyun #define ATMEL_BASE_UDPHS_FIFO 0x00300000 /* USB Device HS controller */ 154*4882a593Smuzhiyun #define ATMEL_BASE_OHCI 0x00400000 /* USB Host controller (OHCI) */ 155*4882a593Smuzhiyun #define ATMEL_BASE_EHCI 0x00500000 /* USB Host controller (EHCI) */ 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* 158*4882a593Smuzhiyun * SYSC Spawns 159*4882a593Smuzhiyun */ 160*4882a593Smuzhiyun #define ATMEL_BASE_RSTC ATMEL_BASE_SYSC 161*4882a593Smuzhiyun #define ATMEL_BASE_SHDWC (ATMEL_BASE_SYSC + 0x10) 162*4882a593Smuzhiyun #define ATMEL_BASE_PIT (ATMEL_BASE_SYSC + 0x30) 163*4882a593Smuzhiyun #define ATMEL_BASE_WDT (ATMEL_BASE_SYSC + 0x40) 164*4882a593Smuzhiyun #define ATMEL_BASE_SCKC (ATMEL_BASE_SYSC + 0x50) 165*4882a593Smuzhiyun #define ATMEL_BASE_RTC (ATMEL_BASE_SYSC + 0xb0) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* 168*4882a593Smuzhiyun * Other misc definitions 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #define ATMEL_BASE_PMECC (ATMEL_BASE_HSMC + 0x70) 171*4882a593Smuzhiyun #define ATMEL_BASE_PMERRLOC (ATMEL_BASE_HSMC + 0x500) 172*4882a593Smuzhiyun #define ATMEL_BASE_SMC (ATMEL_BASE_HSMC + 0x700) 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define ATMEL_BASE_PIOB (ATMEL_BASE_PIOA + 0x40) 175*4882a593Smuzhiyun #define ATMEL_BASE_PIOC (ATMEL_BASE_PIOB + 0x40) 176*4882a593Smuzhiyun #define ATMEL_BASE_PIOD (ATMEL_BASE_PIOC + 0x40) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define ATMEL_PIO_PORTS 4 179*4882a593Smuzhiyun #define CPU_HAS_PCR 180*4882a593Smuzhiyun #define CPU_HAS_H32MXDIV 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* AICREDIR Unlock Key */ 183*4882a593Smuzhiyun #define ATMEL_SFR_AICREDIR_KEY 0xB6D81C4D 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* MATRIX0(H64MX) slave id definitions */ 186*4882a593Smuzhiyun #define H64MX_SLAVE_AXIMX_BRIDGE 0 /* Bridge from H64MX to AXIMX */ 187*4882a593Smuzhiyun #define H64MX_SLAVE_PERIPH_BRIDGE 1 /* H64MX Peripheral Bridge */ 188*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT0 2 /* DDR2 Port0-AESOTF */ 189*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT1 3 /* DDR2 Port1 */ 190*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT2 4 /* DDR2 Port2 */ 191*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT3 5 /* DDR2 Port3 */ 192*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT4 6 /* DDR2 Port4 */ 193*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT5 7 /* DDR2 Port5 */ 194*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT6 8 /* DDR2 Port6 */ 195*4882a593Smuzhiyun #define H64MX_SLAVE_DDRC_PORT7 9 /* DDR2 Port7 */ 196*4882a593Smuzhiyun #define H64MX_SLAVE_SRAM 10 /* Internal SRAM 128K */ 197*4882a593Smuzhiyun #define H64MX_SLAVE_CACHE_L2 11 /* Internal SRAM 128K(L2) */ 198*4882a593Smuzhiyun #define H64MX_SLAVE_QSPI0 12 /* QSPI0 */ 199*4882a593Smuzhiyun #define H64MX_SLAVE_QSPI1 13 /* QSPI1 */ 200*4882a593Smuzhiyun #define H64MX_SLAVE_AESB 14 /* AESB */ 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* MATRIX1(H32MX) slave id definitions */ 203*4882a593Smuzhiyun #define H32MX_SLAVE_H64MX_BRIDGE 0 /* Bridge from H32MX to H64MX */ 204*4882a593Smuzhiyun #define H32MX_SLAVE_PERIPH_BRIDGE0 1 /* H32MX Peripheral Bridge 0 */ 205*4882a593Smuzhiyun #define H32MX_SLAVE_PERIPH_BRIDGE1 2 /* H32MX Peripheral Bridge 1 */ 206*4882a593Smuzhiyun #define H32MX_SLAVE_EBI 3 /* External Bus Interface */ 207*4882a593Smuzhiyun #define H32MX_SLAVE_NFC_CMD 3 /* NFC command Register */ 208*4882a593Smuzhiyun #define H32MX_SLAVE_NFC_SRAM 4 /* NFC SRAM */ 209*4882a593Smuzhiyun #define H32MX_SLAVE_USB 5 /* USB Device & Host */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* SAMA5D2 series chip id definitions */ 212*4882a593Smuzhiyun #define ARCH_ID_SAMA5D2 0x8a5c08c0 213*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D21CU 0x0000005a 214*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D22CU 0x00000059 215*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D22CN 0x00000069 216*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D23CU 0x00000058 217*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D24CX 0x00000004 218*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D24CU 0x00000014 219*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D26CU 0x00000012 220*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D27CU 0x00000011 221*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D27CN 0x00000021 222*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D28CU 0x00000010 223*4882a593Smuzhiyun #define ARCH_EXID_SAMA5D28CN 0x00000020 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define cpu_is_sama5d2() (get_chip_id() == ARCH_ID_SAMA5D2) 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun /* PIT Timer(PIT_PIIR) */ 228*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_COUNTER 0xf804803c 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* No PMECC Galois table in ROM */ 231*4882a593Smuzhiyun #define NO_GALOIS_TABLE_IN_ROM 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 234*4882a593Smuzhiyun unsigned int get_chip_id(void); 235*4882a593Smuzhiyun unsigned int get_extension_chip_id(void); 236*4882a593Smuzhiyun unsigned int has_lcdc(void); 237*4882a593Smuzhiyun char *get_cpu_name(void); 238*4882a593Smuzhiyun #endif 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #endif 241