1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2013 Atmel Corporation 3*4882a593Smuzhiyun * Bo Shen <voice.shen@atmel.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2015 Atmel Corporation 6*4882a593Smuzhiyun * Wenyou Yang <wenyou.yang@atmel.com> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __ATMEL_MPDDRC_H__ 12*4882a593Smuzhiyun #define __ATMEL_MPDDRC_H__ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun struct atmel_mpddrc_config { 15*4882a593Smuzhiyun u32 mr; 16*4882a593Smuzhiyun u32 rtr; 17*4882a593Smuzhiyun u32 cr; 18*4882a593Smuzhiyun u32 tpr0; 19*4882a593Smuzhiyun u32 tpr1; 20*4882a593Smuzhiyun u32 tpr2; 21*4882a593Smuzhiyun u32 md; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* 25*4882a593Smuzhiyun * Only define the needed register in mpddr 26*4882a593Smuzhiyun * If other register needed, will add them later 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun struct atmel_mpddr { 29*4882a593Smuzhiyun u32 mr; /* 0x00: Mode Register */ 30*4882a593Smuzhiyun u32 rtr; /* 0x04: Refresh Timer Register */ 31*4882a593Smuzhiyun u32 cr; /* 0x08: Configuration Register */ 32*4882a593Smuzhiyun u32 tpr0; /* 0x0c: Timing Parameter 0 Register */ 33*4882a593Smuzhiyun u32 tpr1; /* 0x10: Timing Parameter 1 Register */ 34*4882a593Smuzhiyun u32 tpr2; /* 0x14: Timing Parameter 2 Register */ 35*4882a593Smuzhiyun u32 reserved; /* 0x18: Reserved */ 36*4882a593Smuzhiyun u32 lpr; /* 0x1c: Low-power Register */ 37*4882a593Smuzhiyun u32 md; /* 0x20: Memory Device Register */ 38*4882a593Smuzhiyun u32 reserved1; /* 0x24: Reserved */ 39*4882a593Smuzhiyun u32 lpddr23_lpr; /* 0x28: LPDDR2-LPDDR3 Low-power Register*/ 40*4882a593Smuzhiyun u32 cal_mr4; /* 0x2c: Calibration and MR4 Register */ 41*4882a593Smuzhiyun u32 tim_cal; /* 0x30: Timing Calibration Register */ 42*4882a593Smuzhiyun u32 io_calibr; /* 0x34: IO Calibration */ 43*4882a593Smuzhiyun u32 ocms; /* 0x38: OCMS Register */ 44*4882a593Smuzhiyun u32 ocms_key1; /* 0x3c: OCMS KEY1 Register */ 45*4882a593Smuzhiyun u32 ocms_key2; /* 0x40: OCMS KEY2 Register */ 46*4882a593Smuzhiyun u32 conf_arbiter; /* 0x44: Configuration Arbiter Register */ 47*4882a593Smuzhiyun u32 timeout; /* 0x48: Timeout Port 0/1/2/3 Register */ 48*4882a593Smuzhiyun u32 req_port0123; /* 0x4c: Request Port 0/1/2/3 Register */ 49*4882a593Smuzhiyun u32 req_port4567; /* 0x50: Request Port 4/5/6/7 Register */ 50*4882a593Smuzhiyun u32 bdw_port0123; /* 0x54: Bandwidth Port 0/1/2/3 Register */ 51*4882a593Smuzhiyun u32 bdw_port4567; /* 0x58: Bandwidth Port 4/5/6/7 Register */ 52*4882a593Smuzhiyun u32 rd_data_path; /* 0x5c: Read Datapath Register */ 53*4882a593Smuzhiyun u32 reserved2[33]; 54*4882a593Smuzhiyun u32 wpmr; /* 0xe4: Write Protection Mode Register */ 55*4882a593Smuzhiyun u32 wpsr; /* 0xe8: Write Protection Status Register */ 56*4882a593Smuzhiyun u32 reserved3[4]; 57*4882a593Smuzhiyun u32 version; /* 0xfc: IP version */ 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun int ddr2_init(const unsigned int base, 62*4882a593Smuzhiyun const unsigned int ram_address, 63*4882a593Smuzhiyun const struct atmel_mpddrc_config *mpddr_value); 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun int ddr3_init(const unsigned int base, 66*4882a593Smuzhiyun const unsigned int ram_address, 67*4882a593Smuzhiyun const struct atmel_mpddrc_config *mpddr_value); 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* Bit field in mode register */ 70*4882a593Smuzhiyun #define ATMEL_MPDDRC_MR_MODE_NORMAL_CMD 0x0 71*4882a593Smuzhiyun #define ATMEL_MPDDRC_MR_MODE_NOP_CMD 0x1 72*4882a593Smuzhiyun #define ATMEL_MPDDRC_MR_MODE_PRCGALL_CMD 0x2 73*4882a593Smuzhiyun #define ATMEL_MPDDRC_MR_MODE_LMR_CMD 0x3 74*4882a593Smuzhiyun #define ATMEL_MPDDRC_MR_MODE_RFSH_CMD 0x4 75*4882a593Smuzhiyun #define ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD 0x5 76*4882a593Smuzhiyun #define ATMEL_MPDDRC_MR_MODE_DEEP_CMD 0x6 77*4882a593Smuzhiyun #define ATMEL_MPDDRC_MR_MODE_LPDDR2_CMD 0x7 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* Bit field in configuration register */ 80*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NC_MASK 0x3 81*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NC_COL_9 0x0 82*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NC_COL_10 0x1 83*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NC_COL_11 0x2 84*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NC_COL_12 0x3 85*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NR_MASK (0x3 << 2) 86*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NR_ROW_11 (0x0 << 2) 87*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NR_ROW_12 (0x1 << 2) 88*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NR_ROW_13 (0x2 << 2) 89*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NR_ROW_14 (0x3 << 2) 90*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_CAS_MASK (0x7 << 4) 91*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_CAS_DDR_CAS2 (0x2 << 4) 92*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_CAS_DDR_CAS3 (0x3 << 4) 93*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_CAS_DDR_CAS4 (0x4 << 4) 94*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_CAS_DDR_CAS5 (0x5 << 4) 95*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_CAS_DDR_CAS6 (0x6 << 4) 96*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_DLL_RESET_ENABLED (0x1 << 7) 97*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_DIC_DS (0x1 << 8) 98*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_DIS_DLL (0x1 << 9) 99*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_OCD_DEFAULT (0x7 << 12) 100*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_DQMS_SHARED (0x1 << 16) 101*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_ENRDM_ON (0x1 << 17) 102*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NB_8BANKS (0x1 << 20) 103*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_NDQS_DISABLED (0x1 << 21) 104*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_DECOD_INTERLEAVED (0x1 << 22) 105*4882a593Smuzhiyun #define ATMEL_MPDDRC_CR_UNAL_SUPPORTED (0x1 << 23) 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* Bit field in timing parameter 0 register */ 108*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRAS_OFFSET 0 109*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRAS_MASK 0xf 110*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRCD_OFFSET 4 111*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRCD_MASK 0xf 112*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TWR_OFFSET 8 113*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TWR_MASK 0xf 114*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRC_OFFSET 12 115*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRC_MASK 0xf 116*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRP_OFFSET 16 117*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRP_MASK 0xf 118*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRRD_OFFSET 20 119*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TRRD_MASK 0xf 120*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TWTR_OFFSET 24 121*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TWTR_MASK 0x7 122*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_RDC_WRRD_OFFSET 27 123*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_RDC_WRRD_MASK 0x1 124*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TMRD_OFFSET 28 125*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR0_TMRD_MASK 0xf 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* Bit field in timing parameter 1 register */ 128*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR1_TRFC_OFFSET 0 129*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR1_TRFC_MASK 0x7f 130*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR1_TXSNR_OFFSET 8 131*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR1_TXSNR_MASK 0xff 132*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR1_TXSRD_OFFSET 16 133*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR1_TXSRD_MASK 0xff 134*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR1_TXP_OFFSET 24 135*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR1_TXP_MASK 0xf 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* Bit field in timing parameter 2 register */ 138*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TXARD_OFFSET 0 139*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TXARD_MASK 0xf 140*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TXARDS_OFFSET 4 141*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TXARDS_MASK 0xf 142*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TRPA_OFFSET 8 143*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TRPA_MASK 0xf 144*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TRTP_OFFSET 12 145*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TRTP_MASK 0x7 146*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TFAW_OFFSET 16 147*4882a593Smuzhiyun #define ATMEL_MPDDRC_TPR2_TFAW_MASK 0xf 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* Bit field in Memory Device Register */ 150*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_SDR_SDRAM 0x0 151*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_LP_SDR_SDRAM 0x1 152*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_DDR_SDRAM 0x2 153*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_LPDDR_SDRAM 0x3 154*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_DDR3_SDRAM 0x4 155*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_LPDDR3_SDRAM 0x5 156*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_DDR2_SDRAM 0x6 157*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_DBW_MASK (0x1 << 4) 158*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_DBW_32_BITS (0x0 << 4) 159*4882a593Smuzhiyun #define ATMEL_MPDDRC_MD_DBW_16_BITS (0x1 << 4) 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* Bit field in I/O Calibration Register */ 162*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_RDIV 0x7 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_LPDDR2_RZQ_34_3 0x1 165*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_LPDDR2_RZQ_40 0x2 166*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_LPDDR2_RZQ_48 0x3 167*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_LPDDR2_RZQ_60 0x4 168*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_LPDDR2_RZQ_80 0x6 169*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_LPDDR2_RZQ_120 0x7 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR2_RZQ_35 0x2 172*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR2_RZQ_43 0x3 173*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR2_RZQ_52 0x4 174*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR2_RZQ_70 0x6 175*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR2_RZQ_105 0x7 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_37 0x2 178*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_44 0x3 179*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_55 0x4 180*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_73 0x6 181*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_110 0x7 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_37 0x2 184*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_44 0x3 185*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_55 0x4 186*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_73 0x6 187*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_110 0x7 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_TZQIO (0x7f << 8) 190*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_TZQIO_(x) (((x) & 0x7f) << 8) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_CALCODEP (0xf << 16) 193*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_CALCODEP_(x) (((x) & 0xf) << 16) 194*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_CALCODEN (0xf << 20) 195*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_CALCODEN_(x) (((x) & 0xf) << 20) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define ATMEL_MPDDRC_IO_CALIBR_EN_CALIB (0x1 << 4) 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* Bit field in Read Data Path Register */ 200*4882a593Smuzhiyun #define ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_SAMPLING 0x3 201*4882a593Smuzhiyun #define ATMEL_MPDDRC_RD_DATA_PATH_NO_SHIFT 0x0 202*4882a593Smuzhiyun #define ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_ONE_CYCLE 0x1 203*4882a593Smuzhiyun #define ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_TWO_CYCLE 0x2 204*4882a593Smuzhiyun #define ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_THREE_CYCLE 0x3 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #endif 207