1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Chip-specific header file for the AT91SAM9M1x family 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) 2008 Atmel Corporation. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Definitions for the SoC: 7*4882a593Smuzhiyun * AT91SAM9G45 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef AT91SAM9G45_H 13*4882a593Smuzhiyun #define AT91SAM9G45_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * defines to be used in other places 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun #define CONFIG_AT91FAMILY /* it's a member of AT91 */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* 21*4882a593Smuzhiyun * Peripheral identifiers/interrupts. 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */ 24*4882a593Smuzhiyun #define ATMEL_ID_SYS 1 /* System Controller Interrupt */ 25*4882a593Smuzhiyun #define ATMEL_ID_PIOA 2 /* Parallel I/O Controller A */ 26*4882a593Smuzhiyun #define ATMEL_ID_PIOB 3 /* Parallel I/O Controller B */ 27*4882a593Smuzhiyun #define ATMEL_ID_PIOC 4 /* Parallel I/O Controller C */ 28*4882a593Smuzhiyun #define ATMEL_ID_PIODE 5 /* Parallel I/O Controller D and E */ 29*4882a593Smuzhiyun #define ATMEL_ID_TRNG 6 /* True Random Number Generator */ 30*4882a593Smuzhiyun #define ATMEL_ID_USART0 7 /* USART 0 */ 31*4882a593Smuzhiyun #define ATMEL_ID_USART1 8 /* USART 1 */ 32*4882a593Smuzhiyun #define ATMEL_ID_USART2 9 /* USART 2 */ 33*4882a593Smuzhiyun #define ATMEL_ID_USART3 10 /* USART 3 */ 34*4882a593Smuzhiyun #define ATMEL_ID_MCI0 11 /* High Speed Multimedia Card Interface 0 */ 35*4882a593Smuzhiyun #define ATMEL_ID_TWI0 12 /* Two-Wire Interface 0 */ 36*4882a593Smuzhiyun #define ATMEL_ID_TWI1 13 /* Two-Wire Interface 1 */ 37*4882a593Smuzhiyun #define ATMEL_ID_SPI0 14 /* Serial Peripheral Interface 0 */ 38*4882a593Smuzhiyun #define ATMEL_ID_SPI1 15 /* Serial Peripheral Interface 1 */ 39*4882a593Smuzhiyun #define ATMEL_ID_SSC0 16 /* Synchronous Serial Controller 0 */ 40*4882a593Smuzhiyun #define ATMEL_ID_SSC1 17 /* Synchronous Serial Controller 1 */ 41*4882a593Smuzhiyun #define ATMEL_ID_TCB 18 /* Timer Counter 0, 1, 2, 3, 4 and 5 */ 42*4882a593Smuzhiyun #define ATMEL_ID_PWMC 19 /* Pulse Width Modulation Controller */ 43*4882a593Smuzhiyun #define ATMEL_ID_TSC 20 /* Touch Screen ADC Controller */ 44*4882a593Smuzhiyun #define ATMEL_ID_DMA 21 /* DMA Controller */ 45*4882a593Smuzhiyun #define ATMEL_ID_UHPHS 22 /* USB Host High Speed */ 46*4882a593Smuzhiyun #define ATMEL_ID_LCDC 23 /* LCD Controller */ 47*4882a593Smuzhiyun #define ATMEL_ID_AC97C 24 /* AC97 Controller */ 48*4882a593Smuzhiyun #define ATMEL_ID_EMAC 25 /* Ethernet MAC */ 49*4882a593Smuzhiyun #define ATMEL_ID_ISI 26 /* Image Sensor Interface */ 50*4882a593Smuzhiyun #define ATMEL_ID_UDPHS 27 /* USB Device High Speed */ 51*4882a593Smuzhiyun #define ATMEL_ID_AESTDESSHA 28 /* AES + T-DES + SHA */ 52*4882a593Smuzhiyun #define ATMEL_ID_MCI1 29 /* High Speed Multimedia Card Interface 1 */ 53*4882a593Smuzhiyun #define ATMEL_ID_VDEC 30 /* Video Decoder */ 54*4882a593Smuzhiyun #define ATMEL_ID_IRQ0 31 /* Advanced Interrupt Controller */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* 57*4882a593Smuzhiyun * User Peripherals physical base addresses. 58*4882a593Smuzhiyun */ 59*4882a593Smuzhiyun #define ATMEL_BASE_UDPHS 0xfff78000 60*4882a593Smuzhiyun #define ATMEL_BASE_TC0 0xfff7c000 61*4882a593Smuzhiyun #define ATMEL_BASE_TC1 0xfff7c040 62*4882a593Smuzhiyun #define ATMEL_BASE_TC2 0xfff7c080 63*4882a593Smuzhiyun #define ATMEL_BASE_MCI0 0xfff80000 64*4882a593Smuzhiyun #define ATMEL_BASE_TWI0 0xfff84000 65*4882a593Smuzhiyun #define ATMEL_BASE_TWI1 0xfff88000 66*4882a593Smuzhiyun #define ATMEL_BASE_USART0 0xfff8c000 67*4882a593Smuzhiyun #define ATMEL_BASE_USART1 0xfff90000 68*4882a593Smuzhiyun #define ATMEL_BASE_USART2 0xfff94000 69*4882a593Smuzhiyun #define ATMEL_BASE_USART3 0xfff98000 70*4882a593Smuzhiyun #define ATMEL_BASE_SSC0 0xfff9c000 71*4882a593Smuzhiyun #define ATMEL_BASE_SSC1 0xfffa0000 72*4882a593Smuzhiyun #define ATMEL_BASE_SPI0 0xfffa4000 73*4882a593Smuzhiyun #define ATMEL_BASE_SPI1 0xfffa8000 74*4882a593Smuzhiyun #define ATMEL_BASE_AC97C 0xfffac000 75*4882a593Smuzhiyun #define ATMEL_BASE_TSC 0xfffb0000 76*4882a593Smuzhiyun #define ATMEL_BASE_ISI 0xfffb4000 77*4882a593Smuzhiyun #define ATMEL_BASE_PWMC 0xfffb8000 78*4882a593Smuzhiyun #define ATMEL_BASE_EMAC 0xfffbc000 79*4882a593Smuzhiyun #define ATMEL_BASE_AES 0xfffc0000 80*4882a593Smuzhiyun #define ATMEL_BASE_TDES 0xfffc4000 81*4882a593Smuzhiyun #define ATMEL_BASE_SHA 0xfffc8000 82*4882a593Smuzhiyun #define ATMEL_BASE_TRNG 0xfffcc000 83*4882a593Smuzhiyun #define ATMEL_BASE_MCI1 0xfffd0000 84*4882a593Smuzhiyun #define ATMEL_BASE_TC3 0xfffd4000 85*4882a593Smuzhiyun #define ATMEL_BASE_TC4 0xfffd4040 86*4882a593Smuzhiyun #define ATMEL_BASE_TC5 0xfffd4080 87*4882a593Smuzhiyun /* Reserved: 0xfffd8000 - 0xffffe1ff */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* 90*4882a593Smuzhiyun * System Peripherals physical base addresses. 91*4882a593Smuzhiyun */ 92*4882a593Smuzhiyun #define ATMEL_BASE_SYS 0xffffe200 93*4882a593Smuzhiyun #define ATMEL_BASE_ECC 0xffffe200 94*4882a593Smuzhiyun #define ATMEL_BASE_DDRSDRC1 0xffffe400 95*4882a593Smuzhiyun #define ATMEL_BASE_DDRSDRC0 0xffffe600 96*4882a593Smuzhiyun #define ATMEL_BASE_SMC 0xffffe800 97*4882a593Smuzhiyun #define ATMEL_BASE_MATRIX 0xffffea00 98*4882a593Smuzhiyun #define ATMEL_BASE_DMA 0xffffec00 99*4882a593Smuzhiyun #define ATMEL_BASE_DBGU 0xffffee00 100*4882a593Smuzhiyun #define ATMEL_BASE_AIC 0xfffff000 101*4882a593Smuzhiyun #define ATMEL_BASE_PIOA 0xfffff200 102*4882a593Smuzhiyun #define ATMEL_BASE_PIOB 0xfffff400 103*4882a593Smuzhiyun #define ATMEL_BASE_PIOC 0xfffff600 104*4882a593Smuzhiyun #define ATMEL_BASE_PIOD 0xfffff800 105*4882a593Smuzhiyun #define ATMEL_BASE_PIOE 0xfffffa00 106*4882a593Smuzhiyun #define ATMEL_BASE_PMC 0xfffffc00 107*4882a593Smuzhiyun #define ATMEL_BASE_RSTC 0xfffffd00 108*4882a593Smuzhiyun #define ATMEL_BASE_SHDWN 0xfffffd10 109*4882a593Smuzhiyun #define ATMEL_BASE_RTT 0xfffffd20 110*4882a593Smuzhiyun #define ATMEL_BASE_PIT 0xfffffd30 111*4882a593Smuzhiyun #define ATMEL_BASE_WDT 0xfffffd40 112*4882a593Smuzhiyun #define ATMEL_BASE_SCKCR 0xfffffd50 113*4882a593Smuzhiyun #define ATMEL_BASE_GPBR 0xfffffd60 114*4882a593Smuzhiyun #define ATMEL_BASE_RTC 0xfffffdb0 115*4882a593Smuzhiyun /* Reserved: 0xfffffdc0 - 0xffffffff */ 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* 118*4882a593Smuzhiyun * Internal Memory. 119*4882a593Smuzhiyun */ 120*4882a593Smuzhiyun #define ATMEL_BASE_SRAM 0x00300000 /* Internal SRAM base address */ 121*4882a593Smuzhiyun #define ATMEL_BASE_ROM 0x00400000 /* Internal ROM base address */ 122*4882a593Smuzhiyun #define ATMEL_BASE_LCDC 0x00500000 /* LCD Controller */ 123*4882a593Smuzhiyun #define ATMEL_BASE_UDPHS_FIFO 0x00600000 /* USB Device HS controller */ 124*4882a593Smuzhiyun #define ATMEL_BASE_HCI 0x00700000 /* USB Host controller (OHCI) */ 125*4882a593Smuzhiyun #define ATMEL_BASE_EHCI 0x00800000 /* USB Host controller (EHCI) */ 126*4882a593Smuzhiyun #define ATMEL_BASE_VDEC 0x00900000 /* Video Decoder Controller */ 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* 129*4882a593Smuzhiyun * External memory 130*4882a593Smuzhiyun */ 131*4882a593Smuzhiyun #define ATMEL_BASE_CS0 0x10000000 132*4882a593Smuzhiyun #define ATMEL_BASE_CS1 0x20000000 133*4882a593Smuzhiyun #define ATMEL_BASE_CS2 0x30000000 134*4882a593Smuzhiyun #define ATMEL_BASE_CS3 0x40000000 135*4882a593Smuzhiyun #define ATMEL_BASE_CS4 0x50000000 136*4882a593Smuzhiyun #define ATMEL_BASE_CS5 0x60000000 137*4882a593Smuzhiyun #define ATMEL_BASE_CS6 0x70000000 138*4882a593Smuzhiyun #define ATMEL_BASE_CS7 0x80000000 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* Timer */ 141*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_COUNTER 0xfffffd3c 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* 144*4882a593Smuzhiyun * Other misc defines 145*4882a593Smuzhiyun */ 146*4882a593Smuzhiyun #define ATMEL_PIO_PORTS 5 /* this SoCs has 5 PIO */ 147*4882a593Smuzhiyun #define ATMEL_BASE_PIO ATMEL_BASE_PIOA 148*4882a593Smuzhiyun #define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP 149*4882a593Smuzhiyun #define ATMEL_ID_UHP ATMEL_ID_UHPHS 150*4882a593Smuzhiyun /* 151*4882a593Smuzhiyun * Cpu Name 152*4882a593Smuzhiyun */ 153*4882a593Smuzhiyun #define ATMEL_CPU_NAME "AT91SAM9G45" 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #endif 156