xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-at91/include/mach/at91sam9_sdramc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_wdt.h]
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2009 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
5*4882a593Smuzhiyun  * Copyright (C) 2007 Andrew Victor
6*4882a593Smuzhiyun  * Copyright (C) 2007 Atmel Corporation.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SDRAM Controllers (SDRAMC) - System peripherals registers.
9*4882a593Smuzhiyun  * Based on AT91SAM9261 datasheet revision D.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef AT91SAM9_SDRAMC_H
15*4882a593Smuzhiyun #define AT91SAM9_SDRAMC_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifdef __ASSEMBLY__
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef ATMEL_BASE_SDRAMC
20*4882a593Smuzhiyun #define ATMEL_BASE_SDRAMC	ATMEL_BASE_SDRAMC0
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define AT91_ASM_SDRAMC_MR	ATMEL_BASE_SDRAMC
24*4882a593Smuzhiyun #define AT91_ASM_SDRAMC_TR	(ATMEL_BASE_SDRAMC + 0x04)
25*4882a593Smuzhiyun #define AT91_ASM_SDRAMC_CR	(ATMEL_BASE_SDRAMC + 0x08)
26*4882a593Smuzhiyun #define AT91_ASM_SDRAMC_MDR	(ATMEL_BASE_SDRAMC + 0x24)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #else
29*4882a593Smuzhiyun struct sdramc_reg {
30*4882a593Smuzhiyun 	u32	mr;
31*4882a593Smuzhiyun 	u32	tr;
32*4882a593Smuzhiyun 	u32	cr;
33*4882a593Smuzhiyun 	u32	lpr;
34*4882a593Smuzhiyun 	u32	ier;
35*4882a593Smuzhiyun 	u32	idr;
36*4882a593Smuzhiyun 	u32	imr;
37*4882a593Smuzhiyun 	u32	isr;
38*4882a593Smuzhiyun 	u32	mdr;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun int sdramc_initialize(unsigned int sdram_address,
42*4882a593Smuzhiyun 		      const struct sdramc_reg *p);
43*4882a593Smuzhiyun #endif
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* SDRAM Controller (SDRAMC) registers */
46*4882a593Smuzhiyun #define AT91_SDRAMC_MR		(ATMEL_BASE_SDRAMC + 0x00)	/* SDRAM Controller Mode Register */
47*4882a593Smuzhiyun #define		AT91_SDRAMC_MODE	(0xf << 0)		/* Command Mode */
48*4882a593Smuzhiyun #define			AT91_SDRAMC_MODE_NORMAL		0
49*4882a593Smuzhiyun #define			AT91_SDRAMC_MODE_NOP		1
50*4882a593Smuzhiyun #define			AT91_SDRAMC_MODE_PRECHARGE	2
51*4882a593Smuzhiyun #define			AT91_SDRAMC_MODE_LMR		3
52*4882a593Smuzhiyun #define			AT91_SDRAMC_MODE_REFRESH	4
53*4882a593Smuzhiyun #define			AT91_SDRAMC_MODE_EXT_LMR	5
54*4882a593Smuzhiyun #define			AT91_SDRAMC_MODE_DEEP		6
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define AT91_SDRAMC_TR		(ATMEL_BASE_SDRAMC + 0x04)	/* SDRAM Controller Refresh Timer Register */
57*4882a593Smuzhiyun #define		AT91_SDRAMC_COUNT	(0xfff << 0)		/* Refresh Timer Counter */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define AT91_SDRAMC_CR		(ATMEL_BASE_SDRAMC + 0x08)	/* SDRAM Controller Configuration Register */
60*4882a593Smuzhiyun #define		AT91_SDRAMC_NC		(3 << 0)		/* Number of Column Bits */
61*4882a593Smuzhiyun #define			AT91_SDRAMC_NC_8	(0 << 0)
62*4882a593Smuzhiyun #define			AT91_SDRAMC_NC_9	(1 << 0)
63*4882a593Smuzhiyun #define			AT91_SDRAMC_NC_10	(2 << 0)
64*4882a593Smuzhiyun #define			AT91_SDRAMC_NC_11	(3 << 0)
65*4882a593Smuzhiyun #define		AT91_SDRAMC_NR		(3 << 2)		/* Number of Row Bits */
66*4882a593Smuzhiyun #define			AT91_SDRAMC_NR_11	(0 << 2)
67*4882a593Smuzhiyun #define			AT91_SDRAMC_NR_12	(1 << 2)
68*4882a593Smuzhiyun #define			AT91_SDRAMC_NR_13	(2 << 2)
69*4882a593Smuzhiyun #define		AT91_SDRAMC_NB		(1 << 4)		/* Number of Banks */
70*4882a593Smuzhiyun #define			AT91_SDRAMC_NB_2	(0 << 4)
71*4882a593Smuzhiyun #define			AT91_SDRAMC_NB_4	(1 << 4)
72*4882a593Smuzhiyun #define		AT91_SDRAMC_CAS		(3 << 5)		/* CAS Latency */
73*4882a593Smuzhiyun #define			AT91_SDRAMC_CAS_1	(1 << 5)
74*4882a593Smuzhiyun #define			AT91_SDRAMC_CAS_2	(2 << 5)
75*4882a593Smuzhiyun #define			AT91_SDRAMC_CAS_3	(3 << 5)
76*4882a593Smuzhiyun #define		AT91_SDRAMC_DBW		(1 << 7)		/* Data Bus Width */
77*4882a593Smuzhiyun #define			AT91_SDRAMC_DBW_32	(0 << 7)
78*4882a593Smuzhiyun #define			AT91_SDRAMC_DBW_16	(1 << 7)
79*4882a593Smuzhiyun #define		AT91_SDRAMC_TWR		(0xf <<  8)		/* Write Recovery Delay */
80*4882a593Smuzhiyun #define		AT91_SDRAMC_TWR_VAL(x)	(x << 8)
81*4882a593Smuzhiyun #define		AT91_SDRAMC_TRC		(0xf << 12)		/* Row Cycle Delay */
82*4882a593Smuzhiyun #define			AT91_SDRAMC_TRC_VAL(x)	(x << 12)
83*4882a593Smuzhiyun #define		AT91_SDRAMC_TRP		(0xf << 16)		/* Row Precharge Delay */
84*4882a593Smuzhiyun #define		AT91_SDRAMC_TRP_VAL(x)	(x << 16)
85*4882a593Smuzhiyun #define		AT91_SDRAMC_TRCD	(0xf << 20)		/* Row to Column Delay */
86*4882a593Smuzhiyun #define			AT91_SDRAMC_TRCD_VAL(x)	(x << 20)
87*4882a593Smuzhiyun #define		AT91_SDRAMC_TRAS	(0xf << 24)		/* Active to Precharge Delay */
88*4882a593Smuzhiyun #define		AT91_SDRAMC_TRAS_VAL(x)	(x << 24)
89*4882a593Smuzhiyun #define		AT91_SDRAMC_TXSR	(0xf << 28)		/* Exit Self Refresh to Active Delay */
90*4882a593Smuzhiyun #define		AT91_SDRAMC_TXSR_VAL(x)	(x << 28)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define AT91_SDRAMC_LPR		(ATMEL_BASE_SDRAMC + 0x10)	/* SDRAM Controller Low Power Register */
93*4882a593Smuzhiyun #define		AT91_SDRAMC_LPCB		(3 << 0)	/* Low-power Configurations */
94*4882a593Smuzhiyun #define			AT91_SDRAMC_LPCB_DISABLE		0
95*4882a593Smuzhiyun #define			AT91_SDRAMC_LPCB_SELF_REFRESH		1
96*4882a593Smuzhiyun #define			AT91_SDRAMC_LPCB_POWER_DOWN		2
97*4882a593Smuzhiyun #define			AT91_SDRAMC_LPCB_DEEP_POWER_DOWN	3
98*4882a593Smuzhiyun #define		AT91_SDRAMC_PASR		(7 << 4)	/* Partial Array Self Refresh */
99*4882a593Smuzhiyun #define		AT91_SDRAMC_TCSR		(3 << 8)	/* Temperature Compensated Self Refresh */
100*4882a593Smuzhiyun #define		AT91_SDRAMC_DS			(3 << 10)	/* Drive Strength */
101*4882a593Smuzhiyun #define		AT91_SDRAMC_TIMEOUT		(3 << 12)	/* Time to define when Low Power Mode is enabled */
102*4882a593Smuzhiyun #define			AT91_SDRAMC_TIMEOUT_0_CLK_CYCLES	(0 << 12)
103*4882a593Smuzhiyun #define			AT91_SDRAMC_TIMEOUT_64_CLK_CYCLES	(1 << 12)
104*4882a593Smuzhiyun #define			AT91_SDRAMC_TIMEOUT_128_CLK_CYCLES	(2 << 12)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define AT91_SDRAMC_IER		(ATMEL_BASE_SDRAMC + 0x14)	/* SDRAM Controller Interrupt Enable Register */
107*4882a593Smuzhiyun #define AT91_SDRAMC_IDR		(ATMEL_BASE_SDRAMC + 0x18)	/* SDRAM Controller Interrupt Disable Register */
108*4882a593Smuzhiyun #define AT91_SDRAMC_IMR		(ATMEL_BASE_SDRAMC + 0x1C)	/* SDRAM Controller Interrupt Mask Register */
109*4882a593Smuzhiyun #define AT91_SDRAMC_ISR		(ATMEL_BASE_SDRAMC + 0x20)	/* SDRAM Controller Interrupt Status Register */
110*4882a593Smuzhiyun #define		AT91_SDRAMC_RES		(1 << 0)		/* Refresh Error Status */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define AT91_SDRAMC_MDR		(ATMEL_BASE_SDRAMC + 0x24)	/* SDRAM Memory Device Register */
113*4882a593Smuzhiyun #define		AT91_SDRAMC_MD		(3 << 0)		/* Memory Device Type */
114*4882a593Smuzhiyun #define			AT91_SDRAMC_MD_SDRAM		0
115*4882a593Smuzhiyun #define			AT91_SDRAMC_MD_LOW_POWER_SDRAM	1
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #endif
118