1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * [origin: Linux kernel include/asm-arm/arch-at91/at91sam9263_matrix.h] 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2006 Atmel Corporation. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Memory Controllers (MATRIX, EBI) - System peripherals registers. 7*4882a593Smuzhiyun * Based on AT91SAM9263 datasheet revision B (Preliminary). 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef AT91SAM9263_MATRIX_H 13*4882a593Smuzhiyun #define AT91SAM9263_MATRIX_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* 18*4882a593Smuzhiyun * This struct defines access to the matrix' maximum of 19*4882a593Smuzhiyun * 16 masters and 16 slaves. 20*4882a593Smuzhiyun * Note: not all masters/slaves are available 21*4882a593Smuzhiyun */ 22*4882a593Smuzhiyun struct at91_matrix { 23*4882a593Smuzhiyun u32 mcfg[16]; /* Master Configuration Registers */ 24*4882a593Smuzhiyun u32 scfg[16]; /* Slave Configuration Registers */ 25*4882a593Smuzhiyun u32 pras[16][2]; /* Priority Assignment Slave Registers */ 26*4882a593Smuzhiyun u32 mrcr; /* Master Remap Control Register */ 27*4882a593Smuzhiyun u32 filler[0x06]; 28*4882a593Smuzhiyun u32 ebicsa; /* EBI Chip Select Assignment Register */ 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */ 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define AT91_MATRIX_ULBT_INFINITE (0 << 0) 34*4882a593Smuzhiyun #define AT91_MATRIX_ULBT_SINGLE (1 << 0) 35*4882a593Smuzhiyun #define AT91_MATRIX_ULBT_FOUR (2 << 0) 36*4882a593Smuzhiyun #define AT91_MATRIX_ULBT_EIGHT (3 << 0) 37*4882a593Smuzhiyun #define AT91_MATRIX_ULBT_SIXTEEN (4 << 0) 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define AT91_MATRIX_DEFMSTR_TYPE_NONE (0 << 16) 40*4882a593Smuzhiyun #define AT91_MATRIX_DEFMSTR_TYPE_LAST (1 << 16) 41*4882a593Smuzhiyun #define AT91_MATRIX_DEFMSTR_TYPE_FIXED (2 << 16) 42*4882a593Smuzhiyun #define AT91_MATRIX_FIXED_DEFMSTR_SHIFT 18 43*4882a593Smuzhiyun #define AT91_MATRIX_ARBT_ROUND_ROBIN (0 << 24) 44*4882a593Smuzhiyun #define AT91_MATRIX_ARBT_FIXED_PRIORITY (1 << 24) 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define AT91_MATRIX_M0PR_SHIFT 0 47*4882a593Smuzhiyun #define AT91_MATRIX_M1PR_SHIFT 4 48*4882a593Smuzhiyun #define AT91_MATRIX_M2PR_SHIFT 8 49*4882a593Smuzhiyun #define AT91_MATRIX_M3PR_SHIFT 12 50*4882a593Smuzhiyun #define AT91_MATRIX_M4PR_SHIFT 16 51*4882a593Smuzhiyun #define AT91_MATRIX_M5PR_SHIFT 20 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define AT91_MATRIX_RCB0 (1 << 0) 54*4882a593Smuzhiyun #define AT91_MATRIX_RCB1 (1 << 1) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define AT91_MATRIX_CS1A_SDRAMC (1 << 1) 57*4882a593Smuzhiyun #define AT91_MATRIX_CS3A_SMC_SMARTMEDIA (1 << 3) 58*4882a593Smuzhiyun #define AT91_MATRIX_CS4A_SMC_CF1 (1 << 4) 59*4882a593Smuzhiyun #define AT91_MATRIX_CS5A_SMC_CF2 (1 << 5) 60*4882a593Smuzhiyun #define AT91_MATRIX_DBPUC (1 << 8) 61*4882a593Smuzhiyun #define AT91_MATRIX_VDDIOMSEL_1_8V (0 << 16) 62*4882a593Smuzhiyun #define AT91_MATRIX_VDDIOMSEL_3_3V (1 << 16) 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #endif 65