1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_pmc.h] 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2005 Ivan Kokshaysky 5*4882a593Smuzhiyun * Copyright (C) SAN People 6*4882a593Smuzhiyun * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de) 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Power Management Controller (PMC) - System peripherals registers. 9*4882a593Smuzhiyun * Based on AT91RM9200 datasheet revision E. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef AT91_PMC_H 15*4882a593Smuzhiyun #define AT91_PMC_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifdef __ASSEMBLY__ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define AT91_ASM_PMC_MOR (ATMEL_BASE_PMC + 0x20) 20*4882a593Smuzhiyun #define AT91_ASM_PMC_PLLAR (ATMEL_BASE_PMC + 0x28) 21*4882a593Smuzhiyun #define AT91_ASM_PMC_PLLBR (ATMEL_BASE_PMC + 0x2c) 22*4882a593Smuzhiyun #define AT91_ASM_PMC_MCKR (ATMEL_BASE_PMC + 0x30) 23*4882a593Smuzhiyun #define AT91_ASM_PMC_SR (ATMEL_BASE_PMC + 0x68) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #else 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #include <asm/types.h> 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun typedef struct at91_pmc { 30*4882a593Smuzhiyun u32 scer; /* 0x00 System Clock Enable Register */ 31*4882a593Smuzhiyun u32 scdr; /* 0x04 System Clock Disable Register */ 32*4882a593Smuzhiyun u32 scsr; /* 0x08 System Clock Status Register */ 33*4882a593Smuzhiyun u32 reserved0; 34*4882a593Smuzhiyun u32 pcer; /* 0x10 Peripheral Clock Enable Register */ 35*4882a593Smuzhiyun u32 pcdr; /* 0x14 Peripheral Clock Disable Register */ 36*4882a593Smuzhiyun u32 pcsr; /* 0x18 Peripheral Clock Status Register */ 37*4882a593Smuzhiyun u32 uckr; /* 0x1C UTMI Clock Register */ 38*4882a593Smuzhiyun u32 mor; /* 0x20 Main Oscilator Register */ 39*4882a593Smuzhiyun u32 mcfr; /* 0x24 Main Clock Frequency Register */ 40*4882a593Smuzhiyun u32 pllar; /* 0x28 PLL A Register */ 41*4882a593Smuzhiyun u32 pllbr; /* 0x2C PLL B Register */ 42*4882a593Smuzhiyun u32 mckr; /* 0x30 Master Clock Register */ 43*4882a593Smuzhiyun u32 reserved1; 44*4882a593Smuzhiyun u32 usb; /* 0x38 USB Clock Register */ 45*4882a593Smuzhiyun u32 reserved2; 46*4882a593Smuzhiyun u32 pck[4]; /* 0x40 Programmable Clock Register 0 - 3 */ 47*4882a593Smuzhiyun u32 reserved3[4]; 48*4882a593Smuzhiyun u32 ier; /* 0x60 Interrupt Enable Register */ 49*4882a593Smuzhiyun u32 idr; /* 0x64 Interrupt Disable Register */ 50*4882a593Smuzhiyun u32 sr; /* 0x68 Status Register */ 51*4882a593Smuzhiyun u32 imr; /* 0x6C Interrupt Mask Register */ 52*4882a593Smuzhiyun u32 reserved4[4]; 53*4882a593Smuzhiyun u32 pllicpr; /* 0x80 Change Pump Current Register (SAM9) */ 54*4882a593Smuzhiyun u32 reserved5[24]; 55*4882a593Smuzhiyun u32 wpmr; /* 0xE4 Write Protect Mode Register (CAP0) */ 56*4882a593Smuzhiyun u32 wpsr; /* 0xE8 Write Protect Status Register (CAP0) */ 57*4882a593Smuzhiyun u32 reserved6[5]; 58*4882a593Smuzhiyun u32 pcer1; /* 0x100 Periperial Clock Enable Register 1 */ 59*4882a593Smuzhiyun u32 pcdr1; /* 0x104 Periperial Clock Disable Register 1 */ 60*4882a593Smuzhiyun u32 pcsr1; /* 0x108 Periperial Clock Status Register 1 */ 61*4882a593Smuzhiyun u32 pcr; /* 0x10c Periperial Control Register */ 62*4882a593Smuzhiyun u32 ocr; /* 0x110 Oscillator Calibration Register */ 63*4882a593Smuzhiyun } at91_pmc_t; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #endif /* end not assembly */ 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define AT91_PMC_MOR_MOSCEN 0x01 68*4882a593Smuzhiyun #define AT91_PMC_MOR_OSCBYPASS 0x02 69*4882a593Smuzhiyun #define AT91_PMC_MOR_MOSCRCEN 0x08 70*4882a593Smuzhiyun #define AT91_PMC_MOR_OSCOUNT(x) (((x) & 0xff) << 8) 71*4882a593Smuzhiyun #define AT91_PMC_MOR_KEY(x) (((x) & 0xff) << 16) 72*4882a593Smuzhiyun #define AT91_PMC_MOR_MOSCSEL (1 << 24) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define AT91_PMC_PLLXR_DIV(x) ((x) & 0xFF) 75*4882a593Smuzhiyun #define AT91_PMC_PLLXR_PLLCOUNT(x) (((x) & 0x3F) << 8) 76*4882a593Smuzhiyun #define AT91_PMC_PLLXR_OUT(x) (((x) & 0x03) << 14) 77*4882a593Smuzhiyun #if defined(CONFIG_SAMA5D2) || defined(CONFIG_SAMA5D3) || \ 78*4882a593Smuzhiyun defined(CONFIG_SAMA5D4) 79*4882a593Smuzhiyun #define AT91_PMC_PLLXR_MUL(x) (((x) & 0x7F) << 18) 80*4882a593Smuzhiyun #else 81*4882a593Smuzhiyun #define AT91_PMC_PLLXR_MUL(x) (((x) & 0x7FF) << 16) 82*4882a593Smuzhiyun #endif 83*4882a593Smuzhiyun #define AT91_PMC_PLLAR_29 0x20000000 84*4882a593Smuzhiyun #define AT91_PMC_PLLBR_USBDIV_1 0x00000000 85*4882a593Smuzhiyun #define AT91_PMC_PLLBR_USBDIV_2 0x10000000 86*4882a593Smuzhiyun #define AT91_PMC_PLLBR_USBDIV_4 0x20000000 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define AT91_PMC_MCFR_MAINRDY 0x00010000 89*4882a593Smuzhiyun #define AT91_PMC_MCFR_MAINF_MASK 0x0000FFFF 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define AT91_PMC_MCKR_CSS_SLOW 0x00000000 92*4882a593Smuzhiyun #define AT91_PMC_MCKR_CSS_MAIN 0x00000001 93*4882a593Smuzhiyun #define AT91_PMC_MCKR_CSS_PLLA 0x00000002 94*4882a593Smuzhiyun #define AT91_PMC_MCKR_CSS_PLLB 0x00000003 95*4882a593Smuzhiyun #define AT91_PMC_MCKR_CSS_MASK 0x00000003 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #if defined(CONFIG_SAMA5D2) || defined(CONFIG_SAMA5D3) || \ 98*4882a593Smuzhiyun defined(CONFIG_SAMA5D4) || \ 99*4882a593Smuzhiyun defined(CONFIG_AT91SAM9X5) || defined(CONFIG_AT91SAM9N12) 100*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_1 0x00000000 101*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_2 0x00000010 102*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_4 0x00000020 103*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_8 0x00000030 104*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_16 0x00000040 105*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_32 0x00000050 106*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_64 0x00000060 107*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_MASK 0x00000070 108*4882a593Smuzhiyun #else 109*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_1 0x00000000 110*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_2 0x00000004 111*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_4 0x00000008 112*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_8 0x0000000C 113*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_16 0x00000010 114*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_32 0x00000014 115*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_64 0x00000018 116*4882a593Smuzhiyun #define AT91_PMC_MCKR_PRES_MASK 0x0000001C 117*4882a593Smuzhiyun #endif 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #ifdef CONFIG_AT91RM9200 120*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_1 0x00000000 121*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_2 0x00000100 122*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_3 0x00000200 123*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_4 0x00000300 124*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_MASK 0x00000300 125*4882a593Smuzhiyun #else 126*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_1 0x00000000 127*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_2 0x00000100 128*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_3 0x00000300 129*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_4 0x00000200 130*4882a593Smuzhiyun #define AT91_PMC_MCKR_MDIV_MASK 0x00000300 131*4882a593Smuzhiyun #endif 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define AT91_PMC_MCKR_PLLADIV_MASK 0x00003000 134*4882a593Smuzhiyun #define AT91_PMC_MCKR_PLLADIV_1 0x00000000 135*4882a593Smuzhiyun #define AT91_PMC_MCKR_PLLADIV_2 0x00001000 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define AT91_PMC_MCKR_H32MXDIV 0x01000000 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define AT91_PMC_IXR_MOSCS 0x00000001 140*4882a593Smuzhiyun #define AT91_PMC_IXR_LOCKA 0x00000002 141*4882a593Smuzhiyun #define AT91_PMC_IXR_LOCKB 0x00000004 142*4882a593Smuzhiyun #define AT91_PMC_IXR_MCKRDY 0x00000008 143*4882a593Smuzhiyun #define AT91_PMC_IXR_LOCKU 0x00000040 144*4882a593Smuzhiyun #define AT91_PMC_IXR_PCKRDY0 0x00000100 145*4882a593Smuzhiyun #define AT91_PMC_IXR_PCKRDY1 0x00000200 146*4882a593Smuzhiyun #define AT91_PMC_IXR_PCKRDY2 0x00000400 147*4882a593Smuzhiyun #define AT91_PMC_IXR_PCKRDY3 0x00000800 148*4882a593Smuzhiyun #define AT91_PMC_IXR_MOSCSELS 0x00010000 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define AT91_PMC_PCR_PID_MASK (0x3f) 151*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS (0x7 << 8) 152*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS_MASK 0x07 153*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS_OFFSET 8 154*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS_(x) ((x & 0x07) << 8) 155*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS_SLOW_CLK (0x0 << 8) 156*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS_MAIN_CLK (0x1 << 8) 157*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS_PLLA_CLK (0x2 << 8) 158*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS_UPLL_CLK (0x3 << 8) 159*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS_MCK_CLK (0x4 << 8) 160*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKCSS_AUDIO_CLK (0x5 << 8) 161*4882a593Smuzhiyun #define AT91_PMC_PCR_CMD_WRITE (0x1 << 12) 162*4882a593Smuzhiyun #define AT91_PMC_PCR_DIV (0x3 << 16) 163*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKDIV (0xff << 20) 164*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKDIV_MASK 0xff 165*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKDIV_OFFSET 20 166*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKDIV_(x) ((x & 0xff) << 20) 167*4882a593Smuzhiyun #define AT91_PMC_PCR_EN (0x1 << 28) 168*4882a593Smuzhiyun #define AT91_PMC_PCR_GCKEN (0x1 << 29) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define AT91_PMC_PCK (1 << 0) /* Processor Clock */ 171*4882a593Smuzhiyun #define AT91RM9200_PMC_UDP (1 << 1) /* USB Devcice Port Clock [AT91RM9200 only] */ 172*4882a593Smuzhiyun #define AT91_PMC_DDR (1 << 2) /* DDR Clock */ 173*4882a593Smuzhiyun #define AT91RM9200_PMC_MCKUDP (1 << 2) /* USB Device Port Master Clock Automatic Disable on Suspend [AT91RM9200 only] */ 174*4882a593Smuzhiyun #define AT91RM9200_PMC_UHP (1 << 4) /* USB Host Port Clock [AT91RM9200 only] */ 175*4882a593Smuzhiyun #define AT91SAM926x_PMC_UHP (1 << 6) /* USB Host Port Clock [AT91SAM926x only] */ 176*4882a593Smuzhiyun #define AT91SAM926x_PMC_UDP (1 << 7) /* USB Devcice Port Clock [AT91SAM926x only] */ 177*4882a593Smuzhiyun #define AT91_PMC_PCK0 (1 << 8) /* Programmable Clock 0 */ 178*4882a593Smuzhiyun #define AT91_PMC_PCK1 (1 << 9) /* Programmable Clock 1 */ 179*4882a593Smuzhiyun #define AT91_PMC_PCK2 (1 << 10) /* Programmable Clock 2 */ 180*4882a593Smuzhiyun #define AT91_PMC_PCK3 (1 << 11) /* Programmable Clock 3 */ 181*4882a593Smuzhiyun #define AT91_PMC_HCK0 (1 << 16) /* AHB Clock (USB host) [AT91SAM9261 only] */ 182*4882a593Smuzhiyun #define AT91_PMC_HCK1 (1 << 17) /* AHB Clock (LCD) [AT91SAM9261 only] */ 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define AT91_PMC_UPLLEN (1 << 16) /* UTMI PLL Enable */ 185*4882a593Smuzhiyun #define AT91_PMC_UPLLCOUNT (0xf << 20) /* UTMI PLL Start-up Time */ 186*4882a593Smuzhiyun #define AT91_PMC_BIASEN (1 << 24) /* UTMI BIAS Enable */ 187*4882a593Smuzhiyun #define AT91_PMC_BIASCOUNT (0xf << 28) /* UTMI PLL Start-up Time */ 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define AT91_PMC_MOSCEN (1 << 0) /* Main Oscillator Enable */ 190*4882a593Smuzhiyun #define AT91_PMC_OSCBYPASS (1 << 1) /* Oscillator Bypass [SAM9x] */ 191*4882a593Smuzhiyun #define AT91_PMC_OSCOUNT (0xff << 8) /* Main Oscillator Start-up Time */ 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define AT91_PMC_MAINF (0xffff << 0) /* Main Clock Frequency */ 194*4882a593Smuzhiyun #define AT91_PMC_MAINRDY (1 << 16) /* Main Clock Ready */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define AT91_PMC_DIV (0xff << 0) /* Divider */ 197*4882a593Smuzhiyun #define AT91_PMC_PLLCOUNT (0x3f << 8) /* PLL Counter */ 198*4882a593Smuzhiyun #define AT91_PMC_OUT (3 << 14) /* PLL Clock Frequency Range */ 199*4882a593Smuzhiyun #define AT91_PMC_MUL (0x7ff << 16) /* PLL Multiplier */ 200*4882a593Smuzhiyun #define AT91_PMC_USBDIV (3 << 28) /* USB Divisor (PLLB only) */ 201*4882a593Smuzhiyun #define AT91_PMC_USBDIV_1 (0 << 28) 202*4882a593Smuzhiyun #define AT91_PMC_USBDIV_2 (1 << 28) 203*4882a593Smuzhiyun #define AT91_PMC_USBDIV_4 (2 << 28) 204*4882a593Smuzhiyun #define AT91_PMC_USB96M (1 << 28) /* Divider by 2 Enable (PLLB only) */ 205*4882a593Smuzhiyun #define AT91_PMC_PLLA_WR_ERRATA (1 << 29) /* Bit 29 must always be set to 1 when programming the CKGR_PLLAR register */ 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define AT91_PMC_CSS (3 << 0) /* Master Clock Selection */ 208*4882a593Smuzhiyun #define AT91_PMC_CSS_SLOW (0 << 0) 209*4882a593Smuzhiyun #define AT91_PMC_CSS_MAIN (1 << 0) 210*4882a593Smuzhiyun #define AT91_PMC_CSS_PLLA (2 << 0) 211*4882a593Smuzhiyun #define AT91_PMC_CSS_PLLB (3 << 0) 212*4882a593Smuzhiyun #define AT91_PMC_PRES (7 << 2) /* Master Clock Prescaler */ 213*4882a593Smuzhiyun #define AT91_PMC_PRES_1 (0 << 2) 214*4882a593Smuzhiyun #define AT91_PMC_PRES_2 (1 << 2) 215*4882a593Smuzhiyun #define AT91_PMC_PRES_4 (2 << 2) 216*4882a593Smuzhiyun #define AT91_PMC_PRES_8 (3 << 2) 217*4882a593Smuzhiyun #define AT91_PMC_PRES_16 (4 << 2) 218*4882a593Smuzhiyun #define AT91_PMC_PRES_32 (5 << 2) 219*4882a593Smuzhiyun #define AT91_PMC_PRES_64 (6 << 2) 220*4882a593Smuzhiyun #define AT91_PMC_MDIV (3 << 8) /* Master Clock Division */ 221*4882a593Smuzhiyun #define AT91RM9200_PMC_MDIV_1 (0 << 8) /* [AT91RM9200 only] */ 222*4882a593Smuzhiyun #define AT91RM9200_PMC_MDIV_2 (1 << 8) 223*4882a593Smuzhiyun #define AT91RM9200_PMC_MDIV_3 (2 << 8) 224*4882a593Smuzhiyun #define AT91RM9200_PMC_MDIV_4 (3 << 8) 225*4882a593Smuzhiyun #define AT91SAM9_PMC_MDIV_1 (0 << 8) /* [SAM9 only] */ 226*4882a593Smuzhiyun #define AT91SAM9_PMC_MDIV_2 (1 << 8) 227*4882a593Smuzhiyun #define AT91SAM9_PMC_MDIV_4 (2 << 8) 228*4882a593Smuzhiyun #define AT91SAM9_PMC_MDIV_3 (3 << 8) /* [some SAM9 only] */ 229*4882a593Smuzhiyun #define AT91SAM9_PMC_MDIV_6 (3 << 8) 230*4882a593Smuzhiyun #define AT91_PMC_PDIV (1 << 12) /* Processor Clock Division [some SAM9 only] */ 231*4882a593Smuzhiyun #define AT91_PMC_PDIV_1 (0 << 12) 232*4882a593Smuzhiyun #define AT91_PMC_PDIV_2 (1 << 12) 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define AT91_PMC_USBS_USB_PLLA (0x0) /* USB Clock Input is PLLA */ 235*4882a593Smuzhiyun #define AT91_PMC_USBS_USB_UPLL (0x1) /* USB Clock Input is UPLL */ 236*4882a593Smuzhiyun #define AT91_PMC_USBS_USB_PLLB (0x1) /* USB Clock Input is PLLB, AT91SAM9N12 only */ 237*4882a593Smuzhiyun #define AT91_PMC_USB_DIV_2 (0x1 << 8) /* USB Clock divided by 2 */ 238*4882a593Smuzhiyun #define AT91_PMC_USBDIV_8 (0x7 << 8) /* USB Clock divided by 8 */ 239*4882a593Smuzhiyun #define AT91_PMC_USBDIV_10 (0x9 << 8) /* USB Clock divided by 10 */ 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define AT91_PMC_MOSCS (1 << 0) /* MOSCS Flag */ 242*4882a593Smuzhiyun #define AT91_PMC_LOCKA (1 << 1) /* PLLA Lock */ 243*4882a593Smuzhiyun #define AT91_PMC_LOCKB (1 << 2) /* PLLB Lock */ 244*4882a593Smuzhiyun #define AT91_PMC_MCKRDY (1 << 3) /* Master Clock */ 245*4882a593Smuzhiyun #define AT91_PMC_LOCKU (1 << 6) /* UPLL Lock */ 246*4882a593Smuzhiyun #define AT91_PMC_PCK0RDY (1 << 8) /* Programmable Clock 0 */ 247*4882a593Smuzhiyun #define AT91_PMC_PCK1RDY (1 << 9) /* Programmable Clock 1 */ 248*4882a593Smuzhiyun #define AT91_PMC_PCK2RDY (1 << 10) /* Programmable Clock 2 */ 249*4882a593Smuzhiyun #define AT91_PMC_PCK3RDY (1 << 11) /* Programmable Clock 3 */ 250*4882a593Smuzhiyun #define AT91_PMC_MOSCSELS BIT(16) /* Main Oscillator Selection Status */ 251*4882a593Smuzhiyun #define AT91_PMC_MOSCRCS BIT(17) /* 12 MHz RC Oscillator Status */ 252*4882a593Smuzhiyun #define AT91_PMC_GCKRDY (1 << 24) 253*4882a593Smuzhiyun #define AT91_PMC_PROTKEY 0x504d4301 /* Activation Code */ 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* PLL Charge Pump Current Register (PMC_PLLICPR) */ 256*4882a593Smuzhiyun #define AT91_PMC_ICP_PLLA(x) (((x) & 0x3) << 0) 257*4882a593Smuzhiyun #define AT91_PMC_IPLL_PLLA(x) (((x) & 0x7) << 8) 258*4882a593Smuzhiyun #define AT91_PMC_ICP_PLLU(x) (((x) & 0x3) << 16) 259*4882a593Smuzhiyun #define AT91_PMC_IVCO_PLLU(x) (((x) & 0x3) << 24) 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #endif 262