1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * [origin: Linux kernel include/asm-arm/arch-at91/at91_pio.h] 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2005 Ivan Kokshaysky 5*4882a593Smuzhiyun * Copyright (C) SAN People 6*4882a593Smuzhiyun * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de) 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Parallel I/O Controller (PIO) - System peripherals registers. 9*4882a593Smuzhiyun * Based on AT91RM9200 datasheet revision E. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef AT91_PIO_H 15*4882a593Smuzhiyun #define AT91_PIO_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define AT91_ASM_PIO_RANGE 0x200 19*4882a593Smuzhiyun #define AT91_ASM_PIOC_ASR \ 20*4882a593Smuzhiyun (ATMEL_BASE_PIO + AT91_PIO_PORTC * AT91_ASM_PIO_RANGE + 0x70) 21*4882a593Smuzhiyun #define AT91_ASM_PIOC_BSR \ 22*4882a593Smuzhiyun (ATMEL_BASE_PIO + AT91_PIO_PORTC * AT91_ASM_PIO_RANGE + 0x74) 23*4882a593Smuzhiyun #define AT91_ASM_PIOC_PDR \ 24*4882a593Smuzhiyun (ATMEL_BASE_PIO + AT91_PIO_PORTC * AT91_ASM_PIO_RANGE + 0x04) 25*4882a593Smuzhiyun #define AT91_ASM_PIOC_PUDR \ 26*4882a593Smuzhiyun (ATMEL_BASE_PIO + AT91_PIO_PORTC * AT91_ASM_PIO_RANGE + 0x60) 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define AT91_ASM_PIOD_PDR \ 29*4882a593Smuzhiyun (ATMEL_BASE_PIO + AT91_PIO_PORTD * AT91_ASM_PIO_RANGE + 0x04) 30*4882a593Smuzhiyun #define AT91_ASM_PIOD_PUDR \ 31*4882a593Smuzhiyun (ATMEL_BASE_PIO + AT91_PIO_PORTD * AT91_ASM_PIO_RANGE + 0x60) 32*4882a593Smuzhiyun #define AT91_ASM_PIOD_ASR \ 33*4882a593Smuzhiyun (ATMEL_BASE_PIO + AT91_PIO_PORTD * AT91_ASM_PIO_RANGE + 0x70) 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define PIO_SCDR_DIV 0x3fff /* Slow Clock Divider Selection for Debouncing Mask */ 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun typedef struct at91_port { 40*4882a593Smuzhiyun u32 per; /* 0x00 PIO Enable Register */ 41*4882a593Smuzhiyun u32 pdr; /* 0x04 PIO Disable Register */ 42*4882a593Smuzhiyun u32 psr; /* 0x08 PIO Status Register */ 43*4882a593Smuzhiyun u32 reserved0; 44*4882a593Smuzhiyun u32 oer; /* 0x10 Output Enable Register */ 45*4882a593Smuzhiyun u32 odr; /* 0x14 Output Disable Registerr */ 46*4882a593Smuzhiyun u32 osr; /* 0x18 Output Status Register */ 47*4882a593Smuzhiyun u32 reserved1; 48*4882a593Smuzhiyun u32 ifer; /* 0x20 Input Filter Enable Register */ 49*4882a593Smuzhiyun u32 ifdr; /* 0x24 Input Filter Disable Register */ 50*4882a593Smuzhiyun u32 ifsr; /* 0x28 Input Filter Status Register */ 51*4882a593Smuzhiyun u32 reserved2; 52*4882a593Smuzhiyun u32 sodr; /* 0x30 Set Output Data Register */ 53*4882a593Smuzhiyun u32 codr; /* 0x34 Clear Output Data Register */ 54*4882a593Smuzhiyun u32 odsr; /* 0x38 Output Data Status Register */ 55*4882a593Smuzhiyun u32 pdsr; /* 0x3C Pin Data Status Register */ 56*4882a593Smuzhiyun u32 ier; /* 0x40 Interrupt Enable Register */ 57*4882a593Smuzhiyun u32 idr; /* 0x44 Interrupt Disable Register */ 58*4882a593Smuzhiyun u32 imr; /* 0x48 Interrupt Mask Register */ 59*4882a593Smuzhiyun u32 isr; /* 0x4C Interrupt Status Register */ 60*4882a593Smuzhiyun u32 mder; /* 0x50 Multi-driver Enable Register */ 61*4882a593Smuzhiyun u32 mddr; /* 0x54 Multi-driver Disable Register */ 62*4882a593Smuzhiyun u32 mdsr; /* 0x58 Multi-driver Status Register */ 63*4882a593Smuzhiyun u32 reserved3; 64*4882a593Smuzhiyun u32 pudr; /* 0x60 Pull-up Disable Register */ 65*4882a593Smuzhiyun u32 puer; /* 0x64 Pull-up Enable Register */ 66*4882a593Smuzhiyun u32 pusr; /* 0x68 Pad Pull-up Status Register */ 67*4882a593Smuzhiyun u32 reserved4; 68*4882a593Smuzhiyun union { 69*4882a593Smuzhiyun struct { 70*4882a593Smuzhiyun u32 abcdsr1; /* 0x70 Peripheral ABCD Select Register 1 */ 71*4882a593Smuzhiyun u32 abcdsr2; /* 0x74 Peripheral ABCD Select Register 2 */ 72*4882a593Smuzhiyun u32 reserved5[2]; 73*4882a593Smuzhiyun u32 ifscdr; /* 0x80 Input Filter SCLK Disable Register */ 74*4882a593Smuzhiyun u32 ifscer; /* 0x84 Input Filter SCLK Enable Register */ 75*4882a593Smuzhiyun u32 ifscsr; /* 0x88 Input Filter SCLK Status Register */ 76*4882a593Smuzhiyun u32 scdr; /* 0x8C SCLK Divider Debouncing Register */ 77*4882a593Smuzhiyun u32 ppddr; /* 0x90 Pad Pull-down Disable Register */ 78*4882a593Smuzhiyun u32 ppder; /* 0x94 Pad Pull-down Enable Register */ 79*4882a593Smuzhiyun u32 ppdsr; /* 0x98 Pad Pull-down Status Register */ 80*4882a593Smuzhiyun u32 reserved6; /* */ 81*4882a593Smuzhiyun } pio3; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun struct { 84*4882a593Smuzhiyun u32 asr; /* 0x70 Select A Register */ 85*4882a593Smuzhiyun u32 bsr; /* 0x74 Select B Register */ 86*4882a593Smuzhiyun u32 absr; /* 0x78 AB Select Status Register */ 87*4882a593Smuzhiyun u32 reserved5[9]; /* */ 88*4882a593Smuzhiyun } pio2; 89*4882a593Smuzhiyun } mux; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun u32 ower; /* 0xA0 Output Write Enable Register */ 92*4882a593Smuzhiyun u32 owdr; /* 0xA4 Output Write Disable Register */ 93*4882a593Smuzhiyun u32 owsr; /* OxA8 Output Write Status Register */ 94*4882a593Smuzhiyun u32 reserved7; /* */ 95*4882a593Smuzhiyun u32 aimer; /* 0xB0 Additional INT Modes Enable Register */ 96*4882a593Smuzhiyun u32 aimdr; /* 0xB4 Additional INT Modes Disable Register */ 97*4882a593Smuzhiyun u32 aimmr; /* 0xB8 Additional INT Modes Mask Register */ 98*4882a593Smuzhiyun u32 reserved8; /* */ 99*4882a593Smuzhiyun u32 esr; /* 0xC0 Edge Select Register */ 100*4882a593Smuzhiyun u32 lsr; /* 0xC4 Level Select Register */ 101*4882a593Smuzhiyun u32 elsr; /* 0xC8 Edge/Level Status Register */ 102*4882a593Smuzhiyun u32 reserved9; /* 0xCC */ 103*4882a593Smuzhiyun u32 fellsr; /* 0xD0 Falling /Low Level Select Register */ 104*4882a593Smuzhiyun u32 rehlsr; /* 0xD4 Rising /High Level Select Register */ 105*4882a593Smuzhiyun u32 frlhsr; /* 0xD8 Fall/Rise - Low/High Status Register */ 106*4882a593Smuzhiyun u32 reserved10; /* */ 107*4882a593Smuzhiyun u32 locksr; /* 0xE0 Lock Status */ 108*4882a593Smuzhiyun u32 wpmr; /* 0xE4 Write Protect Mode Register */ 109*4882a593Smuzhiyun u32 wpsr; /* 0xE8 Write Protect Status Register */ 110*4882a593Smuzhiyun u32 reserved11[5]; /* */ 111*4882a593Smuzhiyun u32 schmitt; /* 0x100 Schmitt Trigger Register */ 112*4882a593Smuzhiyun u32 reserved12[4]; /* 0x104 ~ 0x110 */ 113*4882a593Smuzhiyun u32 driver1; /* 0x114 I/O Driver Register1(AT91SAM9x5's driver1) */ 114*4882a593Smuzhiyun u32 driver12; /* 0x118 I/O Driver Register12(AT91SAM9x5's driver2 or SAMA5D3x's driver1 ) */ 115*4882a593Smuzhiyun u32 driver2; /* 0x11C I/O Driver Register2(SAMA5D3x's driver2) */ 116*4882a593Smuzhiyun u32 reserved13[12]; /* 0x120 ~ 0x14C */ 117*4882a593Smuzhiyun } at91_port_t; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun typedef union at91_pio { 120*4882a593Smuzhiyun struct { 121*4882a593Smuzhiyun at91_port_t pioa; 122*4882a593Smuzhiyun at91_port_t piob; 123*4882a593Smuzhiyun at91_port_t pioc; 124*4882a593Smuzhiyun at91_port_t piod; /* not present in all hardware */ 125*4882a593Smuzhiyun at91_port_t pioe;/* not present in all hardware */ 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun at91_port_t port[5]; 128*4882a593Smuzhiyun } at91_pio_t; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun #ifdef CONFIG_AT91_GPIO 131*4882a593Smuzhiyun int at91_set_a_periph(unsigned port, unsigned pin, int use_pullup); 132*4882a593Smuzhiyun int at91_set_b_periph(unsigned port, unsigned pin, int use_pullup); 133*4882a593Smuzhiyun int at91_set_pio_input(unsigned port, unsigned pin, int use_pullup); 134*4882a593Smuzhiyun int at91_set_pio_multi_drive(unsigned port, unsigned pin, int is_on); 135*4882a593Smuzhiyun int at91_set_pio_output(unsigned port, unsigned pin, int value); 136*4882a593Smuzhiyun int at91_set_pio_periph(unsigned port, unsigned pin, int use_pullup); 137*4882a593Smuzhiyun int at91_set_pio_pullup(unsigned port, unsigned pin, int use_pullup); 138*4882a593Smuzhiyun int at91_set_pio_deglitch(unsigned port, unsigned pin, int is_on); 139*4882a593Smuzhiyun int at91_set_pio_value(unsigned port, unsigned pin, int value); 140*4882a593Smuzhiyun int at91_get_pio_value(unsigned port, unsigned pin); 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun int at91_pio3_set_a_periph(unsigned port, unsigned pin, int use_pullup); 143*4882a593Smuzhiyun int at91_pio3_set_b_periph(unsigned port, unsigned pin, int use_pullup); 144*4882a593Smuzhiyun int at91_pio3_set_c_periph(unsigned port, unsigned pin, int use_pullup); 145*4882a593Smuzhiyun int at91_pio3_set_d_periph(unsigned port, unsigned pin, int use_pullup); 146*4882a593Smuzhiyun int at91_pio3_set_pio_debounce(unsigned port, unsigned pin, int is_on, int div); 147*4882a593Smuzhiyun int at91_pio3_set_pio_pullup(unsigned port, unsigned pin, int use_pullup); 148*4882a593Smuzhiyun int at91_pio3_set_pio_pulldown(unsigned port, unsigned pin, int is_on); 149*4882a593Smuzhiyun int at91_pio3_set_pio_disable_schmitt_trig(unsigned port, unsigned pin); 150*4882a593Smuzhiyun #endif 151*4882a593Smuzhiyun #endif 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define AT91_PIO_PORTA 0x0 154*4882a593Smuzhiyun #define AT91_PIO_PORTB 0x1 155*4882a593Smuzhiyun #define AT91_PIO_PORTC 0x2 156*4882a593Smuzhiyun #define AT91_PIO_PORTD 0x3 157*4882a593Smuzhiyun #define AT91_PIO_PORTE 0x4 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #endif 160