1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de) 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef AT91_MATRIX_H 8*4882a593Smuzhiyun #define AT91_MATRIX_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifdef __ASSEMBLY__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9G20) 13*4882a593Smuzhiyun #define AT91_ASM_MATRIX_CSA0 (ATMEL_BASE_MATRIX + 0x11C) 14*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9261) 15*4882a593Smuzhiyun #define AT91_ASM_MATRIX_CSA0 (ATMEL_BASE_MATRIX + 0x30) 16*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9263) 17*4882a593Smuzhiyun #define AT91_ASM_MATRIX_CSA0 (ATMEL_BASE_MATRIX + 0x120) 18*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 19*4882a593Smuzhiyun #define AT91_ASM_MATRIX_CSA0 (ATMEL_BASE_MATRIX + 0x128) 20*4882a593Smuzhiyun #else 21*4882a593Smuzhiyun #error AT91_ASM_MATRIX_CSA0 is not definied for current CPU 22*4882a593Smuzhiyun #endif 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define AT91_ASM_MATRIX_MCFG ATMEL_BASE_MATRIX 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #else 27*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9G20) 28*4882a593Smuzhiyun #define AT91_MATRIX_MASTERS 6 29*4882a593Smuzhiyun #define AT91_MATRIX_SLAVES 5 30*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9261) 31*4882a593Smuzhiyun #define AT91_MATRIX_MASTERS 1 32*4882a593Smuzhiyun #define AT91_MATRIX_SLAVES 5 33*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9263) 34*4882a593Smuzhiyun #define AT91_MATRIX_MASTERS 9 35*4882a593Smuzhiyun #define AT91_MATRIX_SLAVES 7 36*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 37*4882a593Smuzhiyun #define AT91_MATRIX_MASTERS 11 38*4882a593Smuzhiyun #define AT91_MATRIX_SLAVES 8 39*4882a593Smuzhiyun #else 40*4882a593Smuzhiyun #error CPU not supported. Please update at91_matrix.h 41*4882a593Smuzhiyun #endif 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun typedef struct at91_priority { 44*4882a593Smuzhiyun u32 a; 45*4882a593Smuzhiyun u32 b; 46*4882a593Smuzhiyun } at91_priority_t; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun typedef struct at91_matrix { 49*4882a593Smuzhiyun u32 mcfg[AT91_MATRIX_MASTERS]; 50*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9261) 51*4882a593Smuzhiyun u32 scfg[AT91_MATRIX_SLAVES]; 52*4882a593Smuzhiyun u32 res61_1[3]; 53*4882a593Smuzhiyun u32 tcr; 54*4882a593Smuzhiyun u32 res61_2[2]; 55*4882a593Smuzhiyun u32 csa; 56*4882a593Smuzhiyun u32 pucr; 57*4882a593Smuzhiyun u32 res61_3[114]; 58*4882a593Smuzhiyun #else 59*4882a593Smuzhiyun u32 reserve1[16 - AT91_MATRIX_MASTERS]; 60*4882a593Smuzhiyun u32 scfg[AT91_MATRIX_SLAVES]; 61*4882a593Smuzhiyun u32 reserve2[16 - AT91_MATRIX_SLAVES]; 62*4882a593Smuzhiyun at91_priority_t pr[AT91_MATRIX_SLAVES]; 63*4882a593Smuzhiyun u32 reserve3[32 - (2 * AT91_MATRIX_SLAVES)]; 64*4882a593Smuzhiyun u32 mrcr; /* 0x100 Master Remap Control */ 65*4882a593Smuzhiyun u32 reserve4[3]; 66*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 67*4882a593Smuzhiyun u32 ccr[52]; /* 0x110 - 0x1E0 Chip Configuration */ 68*4882a593Smuzhiyun u32 womr; /* 0x1E4 Write Protect Mode */ 69*4882a593Smuzhiyun u32 wpsr; /* 0x1E8 Write Protect Status */ 70*4882a593Smuzhiyun u32 resg45_1[10]; 71*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9G20) 72*4882a593Smuzhiyun u32 res60_1[3]; 73*4882a593Smuzhiyun u32 csa; 74*4882a593Smuzhiyun u32 res60_2[56]; 75*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9263) 76*4882a593Smuzhiyun u32 res63_1; 77*4882a593Smuzhiyun u32 tcmr; 78*4882a593Smuzhiyun u32 res63_2[2]; 79*4882a593Smuzhiyun u32 csa[2]; 80*4882a593Smuzhiyun u32 res63_3[54]; 81*4882a593Smuzhiyun #else 82*4882a593Smuzhiyun u32 reserve5[60]; 83*4882a593Smuzhiyun #endif 84*4882a593Smuzhiyun #endif 85*4882a593Smuzhiyun } at91_matrix_t; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define AT91_MATRIX_CSA_DBPUC 0x00000100 90*4882a593Smuzhiyun #define AT91_MATRIX_CSA_VDDIOMSEL_1_8V 0x00000000 91*4882a593Smuzhiyun #define AT91_MATRIX_CSA_VDDIOMSEL_3_3V 0x00010000 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define AT91_MATRIX_CSA_EBI_CS1A 0x00000002 94*4882a593Smuzhiyun #define AT91_MATRIX_CSA_EBI_CS3A 0x00000008 95*4882a593Smuzhiyun #define AT91_MATRIX_CSA_EBI_CS4A 0x00000010 96*4882a593Smuzhiyun #define AT91_MATRIX_CSA_EBI_CS5A 0x00000020 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define AT91_MATRIX_CSA_EBI1_CS2A 0x00000008 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #if defined CONFIG_AT91SAM9261 101*4882a593Smuzhiyun /* Remap Command for AHB Master 0 (ARM926EJ-S Instruction Master) */ 102*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_RCB0 (1 << 0) 103*4882a593Smuzhiyun /* Remap Command for AHB Master 1 (ARM926EJ-S Data Master) */ 104*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_RCB1 (1 << 1) 105*4882a593Smuzhiyun #endif 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* Undefined Length Burst Type */ 108*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9263) || \ 109*4882a593Smuzhiyun defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 110*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_ULBT_INFINITE 0x00000000 111*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_ULBT_SINGLE 0x00000001 112*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_ULBT_FOUR 0x00000002 113*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_ULBT_EIGHT 0x00000003 114*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_ULBT_SIXTEEN 0x00000004 115*4882a593Smuzhiyun #endif 116*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 117*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_ULBT_THIRTYTWO 0x00000005 118*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_ULBT_SIXTYFOUR 0x00000006 119*4882a593Smuzhiyun #define AT91_MATRIX_MCFG_ULBT_128 0x00000007 120*4882a593Smuzhiyun #endif 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* Default Master Type */ 123*4882a593Smuzhiyun #define AT91_MATRIX_SCFG_DEFMSTR_TYPE_NONE 0x00000000 124*4882a593Smuzhiyun #define AT91_MATRIX_SCFG_DEFMSTR_TYPE_LAST 0x00010000 125*4882a593Smuzhiyun #define AT91_MATRIX_SCFG_DEFMSTR_TYPE_FIXED 0x00020000 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* Fixed Index of Default Master */ 128*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9263) || \ 129*4882a593Smuzhiyun defined(CONFIG_AT91SAM9M10G45) 130*4882a593Smuzhiyun #define AT91_MATRIX_SCFG_FIXED_DEFMSTR(x) ((x & 0xf) << 18) 131*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9261) || defined(CONFIG_AT91SAM9260) 132*4882a593Smuzhiyun #define AT91_MATRIX_SCFG_FIXED_DEFMSTR(x) ((x & 7) << 18) 133*4882a593Smuzhiyun #endif 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* Maximum Number of Allowed Cycles for a Burst */ 136*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 137*4882a593Smuzhiyun #define AT91_MATRIX_SCFG_SLOT_CYCLE(x) ((x & 0x1ff) << 0) 138*4882a593Smuzhiyun #elif defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9261) || \ 139*4882a593Smuzhiyun defined(CONFIG_AT91SAM9263) 140*4882a593Smuzhiyun #define AT91_MATRIX_SCFG_SLOT_CYCLE(x) ((x & 0xff) << 0) 141*4882a593Smuzhiyun #endif 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* Arbitration Type */ 144*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9263) 145*4882a593Smuzhiyun #define AT91_MATRIX_SCFG_ARBT_ROUND_ROBIN 0x00000000 146*4882a593Smuzhiyun #define AT91_MATRIX_SCFG_ARBT_FIXED_PRIORITY 0x01000000 147*4882a593Smuzhiyun #endif 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* Master Remap Control Register */ 150*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9263) || \ 151*4882a593Smuzhiyun defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 152*4882a593Smuzhiyun /* Remap Command for AHB Master 0 (ARM926EJ-S Instruction Master) */ 153*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB0 (1 << 0) 154*4882a593Smuzhiyun /* Remap Command for AHB Master 1 (ARM926EJ-S Data Master) */ 155*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB1 (1 << 1) 156*4882a593Smuzhiyun #endif 157*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9263) || defined(CONFIG_AT91SAM9G45) || \ 158*4882a593Smuzhiyun defined(CONFIG_AT91SAM9M10G45) 159*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB2 0x00000004 160*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB3 0x00000008 161*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB4 0x00000010 162*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB5 0x00000020 163*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB6 0x00000040 164*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB7 0x00000080 165*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB8 0x00000100 166*4882a593Smuzhiyun #endif 167*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 168*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB9 0x00000200 169*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB10 0x00000400 170*4882a593Smuzhiyun #define AT91_MATRIX_MRCR_RCB11 0x00000800 171*4882a593Smuzhiyun #endif 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* TCM Configuration Register */ 174*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 175*4882a593Smuzhiyun /* Size of ITCM enabled memory block */ 176*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_ITCM_0 0x00000000 177*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_ITCM_32 0x00000040 178*4882a593Smuzhiyun /* Size of DTCM enabled memory block */ 179*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_0 0x00000000 180*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_32 0x00000060 181*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_64 0x00000070 182*4882a593Smuzhiyun /* Wait state TCM register */ 183*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_TCM_NO_WS 0x00000000 184*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_TCM_ONE_WS 0x00000800 185*4882a593Smuzhiyun #endif 186*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9263) 187*4882a593Smuzhiyun /* Size of ITCM enabled memory block */ 188*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_ITCM_0 0x00000000 189*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_ITCM_16 0x00000005 190*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_ITCM_32 0x00000006 191*4882a593Smuzhiyun /* Size of DTCM enabled memory block */ 192*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_0 0x00000000 193*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_16 0x00000050 194*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_32 0x00000060 195*4882a593Smuzhiyun #endif 196*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9261) 197*4882a593Smuzhiyun /* Size of ITCM enabled memory block */ 198*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_ITCM_0 0x00000000 199*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_ITCM_16 0x00000005 200*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_ITCM_32 0x00000006 201*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_ITCM_64 0x00000007 202*4882a593Smuzhiyun /* Size of DTCM enabled memory block */ 203*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_0 0x00000000 204*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_16 0x00000050 205*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_32 0x00000060 206*4882a593Smuzhiyun #define AT91_MATRIX_TCMR_DTCM_64 0x00000070 207*4882a593Smuzhiyun #endif 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9G45) || defined(CONFIG_AT91SAM9M10G45) 210*4882a593Smuzhiyun /* Video Mode Configuration Register */ 211*4882a593Smuzhiyun #define AT91C_MATRIX_VDEC_SEL_OFF 0x00000000 212*4882a593Smuzhiyun #define AT91C_MATRIX_VDEC_SEL_ON 0x00000001 213*4882a593Smuzhiyun /* Write Protect Mode Register */ 214*4882a593Smuzhiyun #define AT91_MATRIX_WPMR_WP_WPDIS 0x00000000 215*4882a593Smuzhiyun #define AT91_MATRIX_WPMR_WP_WPEN 0x00000001 216*4882a593Smuzhiyun #define AT91_MATRIX_WPMR_WPKEY 0xFFFFFF00 /* Write Protect KEY */ 217*4882a593Smuzhiyun /* Write Protect Status Register */ 218*4882a593Smuzhiyun #define AT91_MATRIX_WPSR_NO_WPV 0x00000000 219*4882a593Smuzhiyun #define AT91_MATRIX_WPSR_WPV 0x00000001 220*4882a593Smuzhiyun #define AT91_MATRIX_WPSR_WPVSRC 0x00FFFF00 /* Write Protect Violation Source */ 221*4882a593Smuzhiyun #endif 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* USB Pad Pull-Up Control Register */ 224*4882a593Smuzhiyun #if defined(CONFIG_AT91SAM9261) 225*4882a593Smuzhiyun #define AT91_MATRIX_USBPUCR_PUON 0x40000000 226*4882a593Smuzhiyun #endif 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define AT91_MATRIX_PRA_M0(x) ((x & 3) << 0) /* Master 0 Priority Reg. A*/ 229*4882a593Smuzhiyun #define AT91_MATRIX_PRA_M1(x) ((x & 3) << 4) /* Master 1 Priority Reg. A*/ 230*4882a593Smuzhiyun #define AT91_MATRIX_PRA_M2(x) ((x & 3) << 8) /* Master 2 Priority Reg. A*/ 231*4882a593Smuzhiyun #define AT91_MATRIX_PRA_M3(x) ((x & 3) << 12) /* Master 3 Priority Reg. A*/ 232*4882a593Smuzhiyun #define AT91_MATRIX_PRA_M4(x) ((x & 3) << 16) /* Master 4 Priority Reg. A*/ 233*4882a593Smuzhiyun #define AT91_MATRIX_PRA_M5(x) ((x & 3) << 20) /* Master 5 Priority Reg. A*/ 234*4882a593Smuzhiyun #define AT91_MATRIX_PRA_M6(x) ((x & 3) << 24) /* Master 6 Priority Reg. A*/ 235*4882a593Smuzhiyun #define AT91_MATRIX_PRA_M7(x) ((x & 3) << 28) /* Master 7 Priority Reg. A*/ 236*4882a593Smuzhiyun #define AT91_MATRIX_PRB_M8(x) ((x & 3) << 0) /* Master 8 Priority Reg. B) */ 237*4882a593Smuzhiyun #define AT91_MATRIX_PRB_M9(x) ((x & 3) << 4) /* Master 9 Priority Reg. B) */ 238*4882a593Smuzhiyun #define AT91_MATRIX_PRB_M10(x) ((x & 3) << 8) /* Master 10 Priority Reg. B) */ 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #endif 241