1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Atmel Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
9*4882a593Smuzhiyun #include <asm/arch/clk.h>
10*4882a593Smuzhiyun #include <asm/arch/gpio.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun
get_chip_id(void)13*4882a593Smuzhiyun unsigned int get_chip_id(void)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun /* The 0x40 is the offset of cidr in DBGU */
16*4882a593Smuzhiyun return readl(ATMEL_BASE_DBGU + 0x40) & ~ARCH_ID_VERSION_MASK;
17*4882a593Smuzhiyun }
18*4882a593Smuzhiyun
get_extension_chip_id(void)19*4882a593Smuzhiyun unsigned int get_extension_chip_id(void)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun /* The 0x44 is the offset of exid in DBGU */
22*4882a593Smuzhiyun return readl(ATMEL_BASE_DBGU + 0x44);
23*4882a593Smuzhiyun }
24*4882a593Smuzhiyun
has_emac1()25*4882a593Smuzhiyun unsigned int has_emac1()
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun return cpu_is_at91sam9x25();
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
has_emac0()30*4882a593Smuzhiyun unsigned int has_emac0()
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun return !(cpu_is_at91sam9g15());
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
has_lcdc()35*4882a593Smuzhiyun unsigned int has_lcdc()
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun return cpu_is_at91sam9g15() || cpu_is_at91sam9g35()
38*4882a593Smuzhiyun || cpu_is_at91sam9x35();
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
get_cpu_name()41*4882a593Smuzhiyun char *get_cpu_name()
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun unsigned int extension_id = get_extension_chip_id();
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (cpu_is_at91sam9x5()) {
46*4882a593Smuzhiyun switch (extension_id) {
47*4882a593Smuzhiyun case ARCH_EXID_AT91SAM9G15:
48*4882a593Smuzhiyun return "AT91SAM9G15";
49*4882a593Smuzhiyun case ARCH_EXID_AT91SAM9G25:
50*4882a593Smuzhiyun return "AT91SAM9G25";
51*4882a593Smuzhiyun case ARCH_EXID_AT91SAM9G35:
52*4882a593Smuzhiyun return "AT91SAM9G35";
53*4882a593Smuzhiyun case ARCH_EXID_AT91SAM9X25:
54*4882a593Smuzhiyun return "AT91SAM9X25";
55*4882a593Smuzhiyun case ARCH_EXID_AT91SAM9X35:
56*4882a593Smuzhiyun return "AT91SAM9X35";
57*4882a593Smuzhiyun default:
58*4882a593Smuzhiyun return "Unknown CPU type";
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun } else {
61*4882a593Smuzhiyun return "Unknown CPU type";
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
at91_seriald_hw_init(void)65*4882a593Smuzhiyun void at91_seriald_hw_init(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 9, 0); /* DRXD */
68*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 10, 1); /* DTXD */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_SYS);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
at91_serial0_hw_init(void)73*4882a593Smuzhiyun void at91_serial0_hw_init(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 0, 1); /* TXD */
76*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 1, 0); /* RXD */
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_USART0);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
at91_serial1_hw_init(void)81*4882a593Smuzhiyun void at91_serial1_hw_init(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 5, 1); /* TXD */
84*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 6, 0); /* RXD */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_USART1);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
at91_serial2_hw_init(void)89*4882a593Smuzhiyun void at91_serial2_hw_init(void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 7, 1); /* TXD */
92*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 8, 0); /* RXD */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_USART2);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
at91_mci_hw_init(void)97*4882a593Smuzhiyun void at91_mci_hw_init(void)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun /* Initialize the MCI0 */
100*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 17, 1); /* MCCK */
101*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 16, 1); /* MCCDA */
102*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 15, 1); /* MCDA0 */
103*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 18, 1); /* MCDA1 */
104*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 19, 1); /* MCDA2 */
105*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 20, 1); /* MCDA3 */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_HSMCI0);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_SPI
at91_spi0_hw_init(unsigned long cs_mask)111*4882a593Smuzhiyun void at91_spi0_hw_init(unsigned long cs_mask)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 11, 0); /* SPI0_MISO */
114*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 12, 0); /* SPI0_MOSI */
115*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 13, 0); /* SPI0_SPCK */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_SPI0);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (cs_mask & (1 << 0))
120*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 14, 0);
121*4882a593Smuzhiyun if (cs_mask & (1 << 1))
122*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 7, 0);
123*4882a593Smuzhiyun if (cs_mask & (1 << 2))
124*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 1, 0);
125*4882a593Smuzhiyun if (cs_mask & (1 << 3))
126*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTB, 3, 0);
127*4882a593Smuzhiyun if (cs_mask & (1 << 4))
128*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 14, 0);
129*4882a593Smuzhiyun if (cs_mask & (1 << 5))
130*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 7, 0);
131*4882a593Smuzhiyun if (cs_mask & (1 << 6))
132*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 1, 0);
133*4882a593Smuzhiyun if (cs_mask & (1 << 7))
134*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTB, 3, 0);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
at91_spi1_hw_init(unsigned long cs_mask)137*4882a593Smuzhiyun void at91_spi1_hw_init(unsigned long cs_mask)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 21, 0); /* SPI1_MISO */
140*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 22, 0); /* SPI1_MOSI */
141*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 23, 0); /* SPI1_SPCK */
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_SPI1);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (cs_mask & (1 << 0))
146*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 8, 0);
147*4882a593Smuzhiyun if (cs_mask & (1 << 1))
148*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 0, 0);
149*4882a593Smuzhiyun if (cs_mask & (1 << 2))
150*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 31, 0);
151*4882a593Smuzhiyun if (cs_mask & (1 << 3))
152*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 30, 0);
153*4882a593Smuzhiyun if (cs_mask & (1 << 4))
154*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 8, 0);
155*4882a593Smuzhiyun if (cs_mask & (1 << 5))
156*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 0, 0);
157*4882a593Smuzhiyun if (cs_mask & (1 << 6))
158*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 31, 0);
159*4882a593Smuzhiyun if (cs_mask & (1 << 7))
160*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 30, 0);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #if defined(CONFIG_USB_OHCI_NEW) || defined(CONFIG_USB_EHCI_HCD)
at91_uhp_hw_init(void)165*4882a593Smuzhiyun void at91_uhp_hw_init(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun /* Enable VBus on UHP ports */
168*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTD, 18, 0); /* port A */
169*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTD, 19, 0); /* port B */
170*4882a593Smuzhiyun #if defined(CONFIG_USB_OHCI_NEW)
171*4882a593Smuzhiyun /* port C is OHCI only */
172*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTD, 20, 0); /* port C */
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #ifdef CONFIG_MACB
at91_macb_hw_init(void)178*4882a593Smuzhiyun void at91_macb_hw_init(void)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun if (has_emac0()) {
181*4882a593Smuzhiyun /* Enable EMAC0 clock */
182*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_EMAC0);
183*4882a593Smuzhiyun /* EMAC0 pins setup */
184*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 4, 0); /* ETXCK */
185*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 3, 0); /* ERXDV */
186*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 0, 0); /* ERX0 */
187*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 1, 0); /* ERX1 */
188*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 2, 0); /* ERXER */
189*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 7, 0); /* ETXEN */
190*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 9, 0); /* ETX0 */
191*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 10, 0); /* ETX1 */
192*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 5, 0); /* EMDIO */
193*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 6, 0); /* EMDC */
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (has_emac1()) {
197*4882a593Smuzhiyun /* Enable EMAC1 clock */
198*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_EMAC1);
199*4882a593Smuzhiyun /* EMAC1 pins setup */
200*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 29, 0); /* ETXCK */
201*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 28, 0); /* ECRSDV */
202*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 20, 0); /* ERXO */
203*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 21, 0); /* ERX1 */
204*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 16, 0); /* ERXER */
205*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 27, 0); /* ETXEN */
206*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 18, 0); /* ETX0 */
207*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 19, 0); /* ETX1 */
208*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 31, 0); /* EMDIO */
209*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 30, 0); /* EMDC */
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #ifndef CONFIG_RMII
213*4882a593Smuzhiyun /* Only emac0 support MII */
214*4882a593Smuzhiyun if (has_emac0()) {
215*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 16, 0); /* ECRS */
216*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 17, 0); /* ECOL */
217*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 13, 0); /* ERX2 */
218*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 14, 0); /* ERX3 */
219*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 15, 0); /* ERXCK */
220*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 11, 0); /* ETX2 */
221*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 12, 0); /* ETX3 */
222*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTB, 8, 0); /* ETXER */
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun #endif
227