1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2013 Atmel Corporation
3*4882a593Smuzhiyun * Josh Wu <josh.wu@atmel.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
11*4882a593Smuzhiyun #include <asm/arch/at91_pio.h>
12*4882a593Smuzhiyun #include <asm/arch/clk.h>
13*4882a593Smuzhiyun
has_lcdc()14*4882a593Smuzhiyun unsigned int has_lcdc()
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun return 1;
17*4882a593Smuzhiyun }
18*4882a593Smuzhiyun
at91_serial0_hw_init(void)19*4882a593Smuzhiyun void at91_serial0_hw_init(void)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 0, 1); /* TXD0 */
22*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 1, 0); /* RXD0 */
23*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_USART0);
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun
at91_serial1_hw_init(void)26*4882a593Smuzhiyun void at91_serial1_hw_init(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 5, 1); /* TXD1 */
29*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 6, 0); /* RXD1 */
30*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_USART1);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
at91_serial2_hw_init(void)33*4882a593Smuzhiyun void at91_serial2_hw_init(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 7, 1); /* TXD2 */
36*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 8, 0); /* RXD2 */
37*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_USART2);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
at91_serial3_hw_init(void)40*4882a593Smuzhiyun void at91_serial3_hw_init(void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 22, 1); /* TXD3 */
43*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTC, 23, 0); /* RXD3 */
44*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_USART3);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
at91_seriald_hw_init(void)47*4882a593Smuzhiyun void at91_seriald_hw_init(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 10, 1); /* DTXD */
50*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 9, 0); /* DRXD */
51*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_SYS);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_SPI
at91_spi0_hw_init(unsigned long cs_mask)55*4882a593Smuzhiyun void at91_spi0_hw_init(unsigned long cs_mask)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 11, 0); /* SPI0_MISO */
58*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 12, 0); /* SPI0_MOSI */
59*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 13, 0); /* SPI0_SPCK */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_SPI0);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (cs_mask & (1 << 0))
64*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 14, 1);
65*4882a593Smuzhiyun if (cs_mask & (1 << 1))
66*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 7, 1);
67*4882a593Smuzhiyun if (cs_mask & (1 << 2))
68*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 1, 1);
69*4882a593Smuzhiyun if (cs_mask & (1 << 3))
70*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTB, 3, 1);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
at91_spi1_hw_init(unsigned long cs_mask)73*4882a593Smuzhiyun void at91_spi1_hw_init(unsigned long cs_mask)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 21, 0); /* SPI1_MISO */
76*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 22, 0); /* SPI1_MOSI */
77*4882a593Smuzhiyun at91_pio3_set_b_periph(AT91_PIO_PORTA, 23, 0); /* SPI1_SPCK */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_SPI1);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if (cs_mask & (1 << 0))
82*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 8, 1);
83*4882a593Smuzhiyun if (cs_mask & (1 << 1))
84*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 0, 1);
85*4882a593Smuzhiyun if (cs_mask & (1 << 2))
86*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 31, 1);
87*4882a593Smuzhiyun if (cs_mask & (1 << 3))
88*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 30, 1);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun
at91_mci_hw_init(void)92*4882a593Smuzhiyun void at91_mci_hw_init(void)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 17, 0); /* MCCK */
95*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 16, 0); /* MCCDA */
96*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 15, 0); /* MCDA0 */
97*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 18, 0); /* MCDA1 */
98*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 19, 0); /* MCDA2 */
99*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTA, 20, 0); /* MCDA3 */
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_HSMCI0);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #ifdef CONFIG_LCD
at91_lcd_hw_init(void)105*4882a593Smuzhiyun void at91_lcd_hw_init(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 24, 0); /* LCDDPWR */
108*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 26, 0); /* LCDVSYNC */
109*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 27, 0); /* LCDHSYNC */
110*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 28, 0); /* LCDDOTCK */
111*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 29, 0); /* LCDDEN */
112*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 30, 0); /* LCDDOTCK */
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 0, 0); /* LCDD0 */
115*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 1, 0); /* LCDD1 */
116*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 2, 0); /* LCDD2 */
117*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 3, 0); /* LCDD3 */
118*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 4, 0); /* LCDD4 */
119*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 5, 0); /* LCDD5 */
120*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 6, 0); /* LCDD6 */
121*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 7, 0); /* LCDD7 */
122*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 8, 0); /* LCDD8 */
123*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 9, 0); /* LCDD9 */
124*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 10, 0); /* LCDD10 */
125*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 11, 0); /* LCDD11 */
126*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 12, 0); /* LCDD12 */
127*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 13, 0); /* LCDD13 */
128*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 14, 0); /* LCDD14 */
129*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 15, 0); /* LCDD15 */
130*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 16, 0); /* LCDD16 */
131*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 17, 0); /* LCDD17 */
132*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 18, 0); /* LCDD18 */
133*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 19, 0); /* LCDD19 */
134*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 20, 0); /* LCDD20 */
135*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 21, 0); /* LCDD21 */
136*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 22, 0); /* LCDD22 */
137*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 23, 0); /* LCDD23 */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_LCDC);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun #endif
142