xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-at91/arm926ejs/at91sam9m10g45_devices.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2007-2008
3*4882a593Smuzhiyun  * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun  * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
12*4882a593Smuzhiyun #include <asm/arch/clk.h>
13*4882a593Smuzhiyun #include <asm/arch/gpio.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * if CONFIG_AT91_GPIO_PULLUP ist set, keep pullups on on all
18*4882a593Smuzhiyun  * peripheral pins. Good to have if hardware is soldered optionally
19*4882a593Smuzhiyun  * or in case of SPI no slave is selected. Avoid lines to float
20*4882a593Smuzhiyun  * needlessly. Use a short local PUP define.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Due to errata "TXD floats when CTS is inactive" pullups are always
23*4882a593Smuzhiyun  * on for TXD pins.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun #ifdef CONFIG_AT91_GPIO_PULLUP
26*4882a593Smuzhiyun # define PUP CONFIG_AT91_GPIO_PULLUP
27*4882a593Smuzhiyun #else
28*4882a593Smuzhiyun # define PUP 0
29*4882a593Smuzhiyun #endif
30*4882a593Smuzhiyun 
at91_serial0_hw_init(void)31*4882a593Smuzhiyun void at91_serial0_hw_init(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 19, 1);	/* TXD0 */
34*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 18, PUP);	/* RXD0 */
35*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_USART0);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
at91_serial1_hw_init(void)38*4882a593Smuzhiyun void at91_serial1_hw_init(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 4, 1);		/* TXD1 */
41*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 5, PUP);		/* RXD1 */
42*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_USART1);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
at91_serial2_hw_init(void)45*4882a593Smuzhiyun void at91_serial2_hw_init(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTD, 6, 1);		/* TXD2 */
48*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTD, 7, PUP);		/* RXD2 */
49*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_USART2);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
at91_seriald_hw_init(void)52*4882a593Smuzhiyun void at91_seriald_hw_init(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 12, 0);	/* DRXD */
55*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 13, 1);	/* DTXD */
56*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_SYS);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_SPI
at91_spi0_hw_init(unsigned long cs_mask)60*4882a593Smuzhiyun void at91_spi0_hw_init(unsigned long cs_mask)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 0, PUP);	/* SPI0_MISO */
63*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 1, PUP);	/* SPI0_MOSI */
64*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 2, PUP);	/* SPI0_SPCK */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_SPI0);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (cs_mask & (1 << 0)) {
69*4882a593Smuzhiyun 		at91_set_a_periph(AT91_PIO_PORTB, 3, 1);
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 	if (cs_mask & (1 << 1)) {
72*4882a593Smuzhiyun 		at91_set_b_periph(AT91_PIO_PORTB, 18, 1);
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 	if (cs_mask & (1 << 2)) {
75*4882a593Smuzhiyun 		at91_set_b_periph(AT91_PIO_PORTB, 19, 1);
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 	if (cs_mask & (1 << 3)) {
78*4882a593Smuzhiyun 		at91_set_b_periph(AT91_PIO_PORTD, 27, 1);
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 	if (cs_mask & (1 << 4)) {
81*4882a593Smuzhiyun 		at91_set_pio_output(AT91_PIO_PORTB, 3, 1);
82*4882a593Smuzhiyun 	}
83*4882a593Smuzhiyun 	if (cs_mask & (1 << 5)) {
84*4882a593Smuzhiyun 		at91_set_pio_output(AT91_PIO_PORTB, 18, 1);
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 	if (cs_mask & (1 << 6)) {
87*4882a593Smuzhiyun 		at91_set_pio_output(AT91_PIO_PORTB, 19, 1);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 	if (cs_mask & (1 << 7)) {
90*4882a593Smuzhiyun 		at91_set_pio_output(AT91_PIO_PORTD, 27, 1);
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
at91_spi1_hw_init(unsigned long cs_mask)94*4882a593Smuzhiyun void at91_spi1_hw_init(unsigned long cs_mask)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 14, PUP);	/* SPI1_MISO */
97*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 15, PUP);	/* SPI1_MOSI */
98*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 16, PUP);	/* SPI1_SPCK */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_SPI1);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (cs_mask & (1 << 0)) {
103*4882a593Smuzhiyun 		at91_set_a_periph(AT91_PIO_PORTB, 17, 1);
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 	if (cs_mask & (1 << 1)) {
106*4882a593Smuzhiyun 		at91_set_b_periph(AT91_PIO_PORTD, 28, 1);
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 	if (cs_mask & (1 << 2)) {
109*4882a593Smuzhiyun 		at91_set_a_periph(AT91_PIO_PORTD, 18, 1);
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 	if (cs_mask & (1 << 3)) {
112*4882a593Smuzhiyun 		at91_set_a_periph(AT91_PIO_PORTD, 19, 1);
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 	if (cs_mask & (1 << 4)) {
115*4882a593Smuzhiyun 		at91_set_pio_output(AT91_PIO_PORTB, 17, 1);
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 	if (cs_mask & (1 << 5)) {
118*4882a593Smuzhiyun 		at91_set_pio_output(AT91_PIO_PORTD, 28, 1);
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 	if (cs_mask & (1 << 6)) {
121*4882a593Smuzhiyun 		at91_set_pio_output(AT91_PIO_PORTD, 18, 1);
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 	if (cs_mask & (1 << 7)) {
124*4882a593Smuzhiyun 		at91_set_pio_output(AT91_PIO_PORTD, 19, 1);
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #ifdef CONFIG_MACB
at91_macb_hw_init(void)131*4882a593Smuzhiyun void at91_macb_hw_init(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 17, 0);	/* ETXCK_EREFCK */
134*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 15, 0);	/* ERXDV */
135*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 12, 0);	/* ERX0 */
136*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 13, 0);	/* ERX1 */
137*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 16, 0);	/* ERXER */
138*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 14, 0);	/* ETXEN */
139*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 10, 0);	/* ETX0 */
140*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 11, 0);	/* ETX1 */
141*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 19, 0);	/* EMDIO */
142*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 18, 0);	/* EMDC */
143*4882a593Smuzhiyun #ifndef CONFIG_RMII
144*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTA, 29, 0);	/* ECRS */
145*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTA, 30, 0);	/* ECOL */
146*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTA, 8,  0);	/* ERX2 */
147*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTA, 9,  0);	/* ERX3 */
148*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTA, 28, 0);	/* ERXCK */
149*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTA, 6,  0);	/* ETX2 */
150*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTA, 7,  0);	/* ETX3 */
151*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTA, 27, 0);	/* ETXER */
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_ATMEL_MCI
at91_mci_hw_init(void)157*4882a593Smuzhiyun void at91_mci_hw_init(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 0, 0);	/* MCI0 CLK */
160*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 1, 0);	/* MCI0 CDA */
161*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 2, 0);	/* MCI0 DA0 */
162*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 3, 0);	/* MCI0 DA1 */
163*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 4, 0);	/* MCI0 DA2 */
164*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTA, 5, 0);	/* MCI0 DA3 */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_MCI0);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* Platform data for the GPIOs */
171*4882a593Smuzhiyun static const struct at91_port_platdata at91sam9260_plat[] = {
172*4882a593Smuzhiyun 	{ ATMEL_BASE_PIOA, "PA" },
173*4882a593Smuzhiyun 	{ ATMEL_BASE_PIOB, "PB" },
174*4882a593Smuzhiyun 	{ ATMEL_BASE_PIOC, "PC" },
175*4882a593Smuzhiyun 	{ ATMEL_BASE_PIOD, "PD" },
176*4882a593Smuzhiyun 	{ ATMEL_BASE_PIOE, "PE" },
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun U_BOOT_DEVICES(at91sam9260_gpios) = {
180*4882a593Smuzhiyun 	{ "gpio_at91", &at91sam9260_plat[0] },
181*4882a593Smuzhiyun 	{ "gpio_at91", &at91sam9260_plat[1] },
182*4882a593Smuzhiyun 	{ "gpio_at91", &at91sam9260_plat[2] },
183*4882a593Smuzhiyun 	{ "gpio_at91", &at91sam9260_plat[3] },
184*4882a593Smuzhiyun 	{ "gpio_at91", &at91sam9260_plat[4] },
185*4882a593Smuzhiyun };
186