xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-aspeed/ast2500/sdram_ast2500.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2012-2020  ASPEED Technology Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 2016 Google, Inc
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:		GPL-2.0
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <clk.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <ram.h>
14*4882a593Smuzhiyun #include <regmap.h>
15*4882a593Smuzhiyun #include <reset.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/arch/scu_ast2500.h>
18*4882a593Smuzhiyun #include <asm/arch/sdram_ast2500.h>
19*4882a593Smuzhiyun #include <asm/arch/wdt.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <dt-bindings/clock/ast2500-scu.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* These configuration parameters are taken from Aspeed SDK */
25*4882a593Smuzhiyun #define DDR4_MR46_MODE		0x08000000
26*4882a593Smuzhiyun #define DDR4_MR5_MODE		0x400
27*4882a593Smuzhiyun #define DDR4_MR13_MODE		0x101
28*4882a593Smuzhiyun #define DDR4_MR02_MODE		0x410
29*4882a593Smuzhiyun #define DDR4_TRFC		0x45457188
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define PHY_CFG_SIZE		15
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static const u32 ddr4_ac_timing[3] = {0x63604e37, 0xe97afa99, 0x00019000};
34*4882a593Smuzhiyun static const struct {
35*4882a593Smuzhiyun 	u32 index[PHY_CFG_SIZE];
36*4882a593Smuzhiyun 	u32 value[PHY_CFG_SIZE];
37*4882a593Smuzhiyun } ddr4_phy_config = {
38*4882a593Smuzhiyun 	.index = {0, 1, 3, 4, 5, 56, 57, 58, 59, 60, 61, 62, 36, 49, 50},
39*4882a593Smuzhiyun 	.value = {
40*4882a593Smuzhiyun 		0x42492aae, 0x09002000, 0x55e00b0b, 0x20000000, 0x24,
41*4882a593Smuzhiyun 		0x03002900, 0x0e0000a0, 0x000e001c, 0x35b8c106, 0x08080607,
42*4882a593Smuzhiyun 		0x9b000900, 0x0e400a00, 0x00100008, 0x3c183c3c, 0x00631e0e,
43*4882a593Smuzhiyun 	},
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define SDRAM_MAX_SIZE		(1024 * 1024 * 1024)
47*4882a593Smuzhiyun #define SDRAM_MIN_SIZE		(128 * 1024 * 1024)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun  * Bandwidth configuration parameters for different SDRAM requests.
53*4882a593Smuzhiyun  * These are hardcoded settings taken from Aspeed SDK.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun static const u32 ddr_max_grant_params[4] = {
56*4882a593Smuzhiyun 	0x88448844, 0x24422288, 0x22222222, 0x22222222
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun  * These registers are not documented by Aspeed at all.
61*4882a593Smuzhiyun  * All writes and reads are taken pretty much as is from SDK.
62*4882a593Smuzhiyun  */
63*4882a593Smuzhiyun struct ast2500_ddr_phy {
64*4882a593Smuzhiyun 	u32 phy[117];
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun struct dram_info {
68*4882a593Smuzhiyun 	struct ram_info info;
69*4882a593Smuzhiyun 	struct clk ddr_clk;
70*4882a593Smuzhiyun 	struct ast2500_sdrammc_regs *regs;
71*4882a593Smuzhiyun 	struct ast2500_scu *scu;
72*4882a593Smuzhiyun 	struct ast2500_ddr_phy *phy;
73*4882a593Smuzhiyun 	ulong clock_rate;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
ast2500_sdrammc_init_phy(struct ast2500_ddr_phy * phy)76*4882a593Smuzhiyun static int ast2500_sdrammc_init_phy(struct ast2500_ddr_phy *phy)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	writel(0, &phy->phy[2]);
79*4882a593Smuzhiyun 	writel(0, &phy->phy[6]);
80*4882a593Smuzhiyun 	writel(0, &phy->phy[8]);
81*4882a593Smuzhiyun 	writel(0, &phy->phy[10]);
82*4882a593Smuzhiyun 	writel(0, &phy->phy[12]);
83*4882a593Smuzhiyun 	writel(0, &phy->phy[42]);
84*4882a593Smuzhiyun 	writel(0, &phy->phy[44]);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	writel(0x86000000, &phy->phy[16]);
87*4882a593Smuzhiyun 	writel(0x00008600, &phy->phy[17]);
88*4882a593Smuzhiyun 	writel(0x80000000, &phy->phy[18]);
89*4882a593Smuzhiyun 	writel(0x80808080, &phy->phy[19]);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
ast2500_ddr_phy_init_process(struct dram_info * info)94*4882a593Smuzhiyun static void ast2500_ddr_phy_init_process(struct dram_info *info)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct ast2500_sdrammc_regs *regs = info->regs;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	writel(0, &regs->phy_ctrl[0]);
99*4882a593Smuzhiyun 	writel(0x4040, &info->phy->phy[51]);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	writel(SDRAM_PHYCTRL0_NRST | SDRAM_PHYCTRL0_INIT, &regs->phy_ctrl[0]);
102*4882a593Smuzhiyun 	while ((readl(&regs->phy_ctrl[0]) & SDRAM_PHYCTRL0_INIT))
103*4882a593Smuzhiyun 		;
104*4882a593Smuzhiyun 	writel(SDRAM_PHYCTRL0_NRST | SDRAM_PHYCTRL0_AUTO_UPDATE,
105*4882a593Smuzhiyun 	       &regs->phy_ctrl[0]);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
ast2500_sdrammc_set_vref(struct dram_info * info,u32 vref)108*4882a593Smuzhiyun static void ast2500_sdrammc_set_vref(struct dram_info *info, u32 vref)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	writel(0, &info->regs->phy_ctrl[0]);
111*4882a593Smuzhiyun 	writel((vref << 8) | 0x6, &info->phy->phy[48]);
112*4882a593Smuzhiyun 	ast2500_ddr_phy_init_process(info);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
ast2500_ddr_cbr_test(struct dram_info * info)115*4882a593Smuzhiyun static int ast2500_ddr_cbr_test(struct dram_info *info)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct ast2500_sdrammc_regs *regs = info->regs;
118*4882a593Smuzhiyun 	int i;
119*4882a593Smuzhiyun 	const u32 test_params = SDRAM_TEST_EN
120*4882a593Smuzhiyun 			| SDRAM_TEST_ERRSTOP
121*4882a593Smuzhiyun 			| SDRAM_TEST_TWO_MODES;
122*4882a593Smuzhiyun 	int ret = 0;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	writel((1 << SDRAM_REFRESH_CYCLES_SHIFT) |
125*4882a593Smuzhiyun 	       (0x5c << SDRAM_REFRESH_PERIOD_SHIFT), &regs->refresh_timing);
126*4882a593Smuzhiyun 	writel((0xfff << SDRAM_TEST_LEN_SHIFT), &regs->test_addr);
127*4882a593Smuzhiyun 	writel(0xff00ff00, &regs->test_init_val);
128*4882a593Smuzhiyun 	writel(SDRAM_TEST_EN | (SDRAM_TEST_MODE_RW << SDRAM_TEST_MODE_SHIFT) |
129*4882a593Smuzhiyun 	       SDRAM_TEST_ERRSTOP, &regs->ecc_test_ctrl);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	while (!(readl(&regs->ecc_test_ctrl) & SDRAM_TEST_DONE))
132*4882a593Smuzhiyun 		;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (readl(&regs->ecc_test_ctrl) & SDRAM_TEST_FAIL) {
135*4882a593Smuzhiyun 		ret = -EIO;
136*4882a593Smuzhiyun 	} else {
137*4882a593Smuzhiyun 		for (i = 0; i <= SDRAM_TEST_GEN_MODE_MASK; ++i) {
138*4882a593Smuzhiyun 			writel((i << SDRAM_TEST_GEN_MODE_SHIFT) | test_params,
139*4882a593Smuzhiyun 			       &regs->ecc_test_ctrl);
140*4882a593Smuzhiyun 			while (!(readl(&regs->ecc_test_ctrl) & SDRAM_TEST_DONE))
141*4882a593Smuzhiyun 				;
142*4882a593Smuzhiyun 			if (readl(&regs->ecc_test_ctrl) & SDRAM_TEST_FAIL) {
143*4882a593Smuzhiyun 				ret = -EIO;
144*4882a593Smuzhiyun 				break;
145*4882a593Smuzhiyun 			}
146*4882a593Smuzhiyun 		}
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	writel(0, &regs->refresh_timing);
150*4882a593Smuzhiyun 	writel(0, &regs->ecc_test_ctrl);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
ast2500_sdrammc_ddr4_calibrate_vref(struct dram_info * info)155*4882a593Smuzhiyun static int ast2500_sdrammc_ddr4_calibrate_vref(struct dram_info *info)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	int i;
158*4882a593Smuzhiyun 	int vref_min = 0xff;
159*4882a593Smuzhiyun 	int vref_max = 0;
160*4882a593Smuzhiyun 	int range_size = 0;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	for (i = 1; i < 0x40; ++i) {
163*4882a593Smuzhiyun 		int res;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		ast2500_sdrammc_set_vref(info, i);
166*4882a593Smuzhiyun 		res = ast2500_ddr_cbr_test(info);
167*4882a593Smuzhiyun 		if (res < 0) {
168*4882a593Smuzhiyun 			if (range_size > 0)
169*4882a593Smuzhiyun 				break;
170*4882a593Smuzhiyun 		} else {
171*4882a593Smuzhiyun 			++range_size;
172*4882a593Smuzhiyun 			vref_min = min(vref_min, i);
173*4882a593Smuzhiyun 			vref_max = max(vref_max, i);
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Pick average setting */
178*4882a593Smuzhiyun 	ast2500_sdrammc_set_vref(info, (vref_min + vref_max + 1) / 2);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
ast2500_sdrammc_get_vga_mem_size(struct dram_info * info)183*4882a593Smuzhiyun static size_t ast2500_sdrammc_get_vga_mem_size(struct dram_info *info)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	size_t vga_mem_size_base = 8 * 1024 * 1024;
186*4882a593Smuzhiyun 	u32 vga_hwconf = (readl(&info->scu->hwstrap) & SCU_HWSTRAP_VGAMEM_MASK)
187*4882a593Smuzhiyun 	    >> SCU_HWSTRAP_VGAMEM_SHIFT;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return vga_mem_size_base << vga_hwconf;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun  * Find out RAM size and save it in dram_info
194*4882a593Smuzhiyun  *
195*4882a593Smuzhiyun  * The procedure is taken from Aspeed SDK
196*4882a593Smuzhiyun  */
ast2500_sdrammc_calc_size(struct dram_info * info)197*4882a593Smuzhiyun static void ast2500_sdrammc_calc_size(struct dram_info *info)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	/* The controller supports 128/256/512/1024 MB ram */
200*4882a593Smuzhiyun 	size_t ram_size = SDRAM_MIN_SIZE;
201*4882a593Smuzhiyun 	const int write_test_offset = 0x100000;
202*4882a593Smuzhiyun 	u32 test_pattern = 0xdeadbeef;
203*4882a593Smuzhiyun 	u32 cap_param = SDRAM_CONF_CAP_1024M;
204*4882a593Smuzhiyun 	u32 refresh_timing_param = DDR4_TRFC;
205*4882a593Smuzhiyun 	const u32 write_addr_base = CONFIG_SYS_SDRAM_BASE + write_test_offset;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	for (ram_size = SDRAM_MAX_SIZE; ram_size > SDRAM_MIN_SIZE;
208*4882a593Smuzhiyun 	     ram_size >>= 1) {
209*4882a593Smuzhiyun 		writel(test_pattern, write_addr_base + (ram_size >> 1));
210*4882a593Smuzhiyun 		test_pattern = (test_pattern >> 4) | (test_pattern << 28);
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* One last write to overwrite all wrapped values */
214*4882a593Smuzhiyun 	writel(test_pattern, write_addr_base);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Reset the pattern and see which value was really written */
217*4882a593Smuzhiyun 	test_pattern = 0xdeadbeef;
218*4882a593Smuzhiyun 	for (ram_size = SDRAM_MAX_SIZE; ram_size > SDRAM_MIN_SIZE;
219*4882a593Smuzhiyun 	     ram_size >>= 1) {
220*4882a593Smuzhiyun 		if (readl(write_addr_base + (ram_size >> 1)) == test_pattern)
221*4882a593Smuzhiyun 			break;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		--cap_param;
224*4882a593Smuzhiyun 		refresh_timing_param >>= 8;
225*4882a593Smuzhiyun 		test_pattern = (test_pattern >> 4) | (test_pattern << 28);
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	clrsetbits_le32(&info->regs->ac_timing[1],
229*4882a593Smuzhiyun 			(SDRAM_AC_TRFC_MASK << SDRAM_AC_TRFC_SHIFT),
230*4882a593Smuzhiyun 			((refresh_timing_param & SDRAM_AC_TRFC_MASK)
231*4882a593Smuzhiyun 			 << SDRAM_AC_TRFC_SHIFT));
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	info->info.base = CONFIG_SYS_SDRAM_BASE;
234*4882a593Smuzhiyun 	info->info.size = ram_size - ast2500_sdrammc_get_vga_mem_size(info);
235*4882a593Smuzhiyun 	clrsetbits_le32(&info->regs->config,
236*4882a593Smuzhiyun 			(SDRAM_CONF_CAP_MASK << SDRAM_CONF_CAP_SHIFT),
237*4882a593Smuzhiyun 			((cap_param & SDRAM_CONF_CAP_MASK)
238*4882a593Smuzhiyun 			 << SDRAM_CONF_CAP_SHIFT));
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
ast2500_sdrammc_init_ddr4(struct dram_info * info)241*4882a593Smuzhiyun static int ast2500_sdrammc_init_ddr4(struct dram_info *info)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	int i;
244*4882a593Smuzhiyun 	const u32 power_control = SDRAM_PCR_CKE_EN
245*4882a593Smuzhiyun 	    | (1 << SDRAM_PCR_CKE_DELAY_SHIFT)
246*4882a593Smuzhiyun 	    | (2 << SDRAM_PCR_TCKE_PW_SHIFT)
247*4882a593Smuzhiyun 	    | SDRAM_PCR_RESETN_DIS
248*4882a593Smuzhiyun 	    | SDRAM_PCR_RGAP_CTRL_EN | SDRAM_PCR_ODT_EN | SDRAM_PCR_ODT_EXT_EN;
249*4882a593Smuzhiyun 	const u32 conf = (SDRAM_CONF_CAP_1024M << SDRAM_CONF_CAP_SHIFT)
250*4882a593Smuzhiyun #ifdef CONFIG_DUALX8_RAM
251*4882a593Smuzhiyun 	    | SDRAM_CONF_DUALX8
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun 	    | SDRAM_CONF_SCRAMBLE | SDRAM_CONF_SCRAMBLE_PAT2 | SDRAM_CONF_DDR4;
254*4882a593Smuzhiyun 	int ret;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	writel(conf, &info->regs->config);
257*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ddr4_ac_timing); ++i)
258*4882a593Smuzhiyun 		writel(ddr4_ac_timing[i], &info->regs->ac_timing[i]);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	writel(DDR4_MR46_MODE, &info->regs->mr46_mode_setting);
261*4882a593Smuzhiyun 	writel(DDR4_MR5_MODE, &info->regs->mr5_mode_setting);
262*4882a593Smuzhiyun 	writel(DDR4_MR02_MODE, &info->regs->mr02_mode_setting);
263*4882a593Smuzhiyun 	writel(DDR4_MR13_MODE, &info->regs->mr13_mode_setting);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	for (i = 0; i < PHY_CFG_SIZE; ++i) {
266*4882a593Smuzhiyun 		writel(ddr4_phy_config.value[i],
267*4882a593Smuzhiyun 		       &info->phy->phy[ddr4_phy_config.index[i]]);
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	writel(power_control, &info->regs->power_control);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	ast2500_ddr_phy_init_process(info);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	ret = ast2500_sdrammc_ddr4_calibrate_vref(info);
275*4882a593Smuzhiyun 	if (ret < 0) {
276*4882a593Smuzhiyun 		debug("Vref calibration failed!\n");
277*4882a593Smuzhiyun 		return ret;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	writel((1 << SDRAM_REFRESH_CYCLES_SHIFT)
281*4882a593Smuzhiyun 	       | SDRAM_REFRESH_ZQCS_EN | (0x2f << SDRAM_REFRESH_PERIOD_SHIFT),
282*4882a593Smuzhiyun 	       &info->regs->refresh_timing);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	setbits_le32(&info->regs->power_control,
285*4882a593Smuzhiyun 		     SDRAM_PCR_AUTOPWRDN_EN | SDRAM_PCR_ODT_AUTO_ON);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	ast2500_sdrammc_calc_size(info);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	setbits_le32(&info->regs->config, SDRAM_CONF_CACHE_INIT_EN);
290*4882a593Smuzhiyun 	while (!(readl(&info->regs->config) & SDRAM_CONF_CACHE_INIT_DONE))
291*4882a593Smuzhiyun 		;
292*4882a593Smuzhiyun 	setbits_le32(&info->regs->config, SDRAM_CONF_CACHE_EN);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	writel(SDRAM_MISC_DDR4_TREFRESH, &info->regs->misc_control);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Enable all requests except video & display */
297*4882a593Smuzhiyun 	writel(SDRAM_REQ_USB20_EHCI1
298*4882a593Smuzhiyun 	       | SDRAM_REQ_USB20_EHCI2
299*4882a593Smuzhiyun 	       | SDRAM_REQ_CPU
300*4882a593Smuzhiyun 	       | SDRAM_REQ_AHB2
301*4882a593Smuzhiyun 	       | SDRAM_REQ_AHB
302*4882a593Smuzhiyun 	       | SDRAM_REQ_MAC0
303*4882a593Smuzhiyun 	       | SDRAM_REQ_MAC1
304*4882a593Smuzhiyun 	       | SDRAM_REQ_PCIE
305*4882a593Smuzhiyun 	       | SDRAM_REQ_XDMA
306*4882a593Smuzhiyun 	       | SDRAM_REQ_ENCRYPTION
307*4882a593Smuzhiyun 	       | SDRAM_REQ_VIDEO_FLAG
308*4882a593Smuzhiyun 	       | SDRAM_REQ_VIDEO_LOW_PRI_WRITE
309*4882a593Smuzhiyun 	       | SDRAM_REQ_2D_RW
310*4882a593Smuzhiyun 	       | SDRAM_REQ_MEMCHECK, &info->regs->req_limit_mask);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
ast2500_sdrammc_unlock(struct dram_info * info)315*4882a593Smuzhiyun static void ast2500_sdrammc_unlock(struct dram_info *info)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	writel(SDRAM_UNLOCK_KEY, &info->regs->protection_key);
318*4882a593Smuzhiyun 	while (!readl(&info->regs->protection_key))
319*4882a593Smuzhiyun 		;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
ast2500_sdrammc_lock(struct dram_info * info)322*4882a593Smuzhiyun static void ast2500_sdrammc_lock(struct dram_info *info)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	writel(~SDRAM_UNLOCK_KEY, &info->regs->protection_key);
325*4882a593Smuzhiyun 	while (readl(&info->regs->protection_key))
326*4882a593Smuzhiyun 		;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
ast2500_sdrammc_probe(struct udevice * dev)329*4882a593Smuzhiyun static int ast2500_sdrammc_probe(struct udevice *dev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct reset_ctl reset_ctl;
332*4882a593Smuzhiyun 	struct dram_info *priv = (struct dram_info *)dev_get_priv(dev);
333*4882a593Smuzhiyun 	struct ast2500_sdrammc_regs *regs = priv->regs;
334*4882a593Smuzhiyun 	int i;
335*4882a593Smuzhiyun 	int ret = clk_get_by_index(dev, 0, &priv->ddr_clk);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (ret) {
338*4882a593Smuzhiyun 		debug("DDR:No CLK\n");
339*4882a593Smuzhiyun 		return ret;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	priv->scu = ast_get_scu();
343*4882a593Smuzhiyun 	if (IS_ERR(priv->scu)) {
344*4882a593Smuzhiyun 		debug("%s(): can't get SCU\n", __func__);
345*4882a593Smuzhiyun 		return PTR_ERR(priv->scu);
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	clk_set_rate(&priv->ddr_clk, priv->clock_rate);
349*4882a593Smuzhiyun 	ret = reset_get_by_index(dev, 0, &reset_ctl);
350*4882a593Smuzhiyun 	if (ret) {
351*4882a593Smuzhiyun 		debug("%s(): Failed to get reset signal\n", __func__);
352*4882a593Smuzhiyun 		return ret;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	ret = reset_assert(&reset_ctl);
356*4882a593Smuzhiyun 	if (ret) {
357*4882a593Smuzhiyun 		debug("%s(): SDRAM reset failed: %u\n", __func__, ret);
358*4882a593Smuzhiyun 		return ret;
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	ast2500_sdrammc_unlock(priv);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	writel(SDRAM_PCR_MREQI_DIS | SDRAM_PCR_RESETN_DIS,
364*4882a593Smuzhiyun 	       &regs->power_control);
365*4882a593Smuzhiyun 	writel(SDRAM_VIDEO_UNLOCK_KEY, &regs->gm_protection_key);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Mask all requests except CPU and AHB during PHY init */
368*4882a593Smuzhiyun 	writel(~(SDRAM_REQ_CPU | SDRAM_REQ_AHB), &regs->req_limit_mask);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ddr_max_grant_params); ++i)
371*4882a593Smuzhiyun 		writel(ddr_max_grant_params[i], &regs->max_grant_len[i]);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	setbits_le32(&regs->intr_ctrl, SDRAM_ICR_RESET_ALL);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	ast2500_sdrammc_init_phy(priv->phy);
376*4882a593Smuzhiyun 	if (readl(&priv->scu->hwstrap) & SCU_HWSTRAP_DDR4) {
377*4882a593Smuzhiyun 		ast2500_sdrammc_init_ddr4(priv);
378*4882a593Smuzhiyun 	} else {
379*4882a593Smuzhiyun 		debug("Unsupported DRAM3\n");
380*4882a593Smuzhiyun 		return -EINVAL;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	clrbits_le32(&regs->intr_ctrl, SDRAM_ICR_RESET_ALL);
384*4882a593Smuzhiyun 	ast2500_sdrammc_lock(priv);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
ast2500_sdrammc_ofdata_to_platdata(struct udevice * dev)389*4882a593Smuzhiyun static int ast2500_sdrammc_ofdata_to_platdata(struct udevice *dev)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct dram_info *priv = dev_get_priv(dev);
392*4882a593Smuzhiyun 	struct regmap *map;
393*4882a593Smuzhiyun 	int ret;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	ret = regmap_init_mem(dev, &map);
396*4882a593Smuzhiyun 	if (ret)
397*4882a593Smuzhiyun 		return ret;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	priv->regs = regmap_get_range(map, 0);
400*4882a593Smuzhiyun 	priv->phy = regmap_get_range(map, 1);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	priv->clock_rate = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
403*4882a593Smuzhiyun 					  "clock-frequency", 0);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (!priv->clock_rate) {
406*4882a593Smuzhiyun 		debug("DDR Clock Rate not defined\n");
407*4882a593Smuzhiyun 		return -EINVAL;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun 
ast2500_sdrammc_get_info(struct udevice * dev,struct ram_info * info)413*4882a593Smuzhiyun static int ast2500_sdrammc_get_info(struct udevice *dev, struct ram_info *info)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	struct dram_info *priv = dev_get_priv(dev);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	*info = priv->info;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static struct ram_ops ast2500_sdrammc_ops = {
423*4882a593Smuzhiyun 	.get_info = ast2500_sdrammc_get_info,
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun static const struct udevice_id ast2500_sdrammc_ids[] = {
427*4882a593Smuzhiyun 	{ .compatible = "aspeed,ast2500-sdrammc" },
428*4882a593Smuzhiyun 	{ }
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun U_BOOT_DRIVER(sdrammc_ast2500) = {
432*4882a593Smuzhiyun 	.name = "aspeed_ast2500_sdrammc",
433*4882a593Smuzhiyun 	.id = UCLASS_RAM,
434*4882a593Smuzhiyun 	.of_match = ast2500_sdrammc_ids,
435*4882a593Smuzhiyun 	.ops = &ast2500_sdrammc_ops,
436*4882a593Smuzhiyun 	.ofdata_to_platdata = ast2500_sdrammc_ofdata_to_platdata,
437*4882a593Smuzhiyun 	.probe = ast2500_sdrammc_probe,
438*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct dram_info),
439*4882a593Smuzhiyun };
440